电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880E18CT-200T

产品描述Cache SRAM, 512KX18, 6.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小361KB,共24页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS880E18CT-200T概述

Cache SRAM, 512KX18, 6.5ns, CMOS, PQFP100, TQFP-100

GS880E18CT-200T规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性PIPELINED/FLOW-THROUGH ARCHITECTURE, IT ALSO OPERATES WITH 3 V TO 3.6 V SUPPLY
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.025 A
最小待机电流2.3 V
最大压摆率0.155 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS880E18/32/36CT-xxx
100-Pin TQFP
Commercial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS880E18/32/36CT is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880E18/32/36CT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS880E18/32/36CT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
240
280
4.5
4.5
180
205
-300
2.5
3.3
225
260
5.0
5.0
165
190
-250
2.5
4.0
195
225
5.5
5.5
160
180
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 6/2012
1/24
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
AVR系列单片机C语言编程与应用实例3
AVR系列单片机C语言编程与应用实例3...
呱呱 Microchip MCU
上帝也幽默,O(∩_∩)O哈哈哈~
工作之余,学习之余,让大家笑一笑~~ 1 、中日韩三国足球队主教练一起来到天堂,询问上帝各自的足球队什么时候才能得世界杯冠军,上帝说:韩国需要50年。韩国教练大哭起来:我是见不到了。上帝 ......
张无忌1987 聊聊、笑笑、闹闹
DS18B20问题:温度跳变,比如从18直接跳23,然后又跳回,不知道如何解决?
也不知道是不是我转换频率高了?我2S转换一次。...
low 嵌入式系统
MSP430的中断程序中,OLED显示不稳定
如果不进中断,OLED可以正常显示,但若加入按键中断,在中断中通过按键人机交互,OLED就会显示花屏,或不停的刷屏,这是怎么回事,怎么办,各位朋友们{:1_96:} ...
15829254932 微控制器 MCU
求购LVDS-FFC批量转接板 (!!!急!!!)
有哪位仁兄所在公司,有批量生产过LVDS-FFC批量转接板的吗?如有的话,烦请尽快与我取得联系。近期有订单需要,我需要采购一批。谢谢!可以站内短信我,也可以MSN我,MSN:dylan_liu@hotmail.com ......
fengxin 淘e淘
PCB拼板技巧
拼板指的是将一张张小的PCB板让厂家直接给拼做成一整块。 一、为什么要拼板呢,也就是说拼板的好处是什么? 1.为了满足生产的需求。有些PCB板太小,不满足做夹具的要求,所以需要 ......
可乐zzZ 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1469  1912  780  1734  1008  48  26  1  44  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved