电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8641V32GE-167T

产品描述Cache SRAM, 2MX32, 8ns, CMOS, PBGA165, 17 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小819KB,共29页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS8641V32GE-167T概述

Cache SRAM, 2MX32, 8ns, CMOS, PBGA165, 17 X 15 MM, 1 MM PITCH, FBGA-165

GS8641V32GE-167T规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度67108864 bit
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.5 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
Product Preview
GS8641V18/32/36E-300/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump FP-BGA package
4M x 18, 2M x 32, 2M x 36
72Mb Sync Burst SRAMs
300 MHz–167 MHz
1.8 V V
DD
1.8 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS8641V18/32/36E is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8641V18/32/36E operates on a 1.8 V power supply. All
input are 1.8 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits
and are 1.8 V compatible.
Functional Description
Applications
The GS8641V18/32/36E is a 75,497,472-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Parameter Synopsis
-300
2.3
3.3
400
480
5.5
5.5
285
330
-250
2.5
4.0
340
410
6.5
6.5
245
280
-200
3.0
5.0
290
350
7.5
7.5
220
250
-167
3.5
6.0
260
305
8.0
8.0
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Rev: 1.00 9/2004
1/29
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
LT1763CS8-5芯片输出电流问题
LT1763CS8-5这个芯片是12V转5V输出芯片,手册上显示最大能输出500mA电流,我带载到20mA就带不动了,是什么原因呢 ...
zhangzhanlei LED专区
用protues8.6仿真,其中SRF04仿真失败,代码是正确的,
410400 proteus8.6仿真,代码调试好的,在其他的电脑上能仿真成功,换成自己的电脑就达不到预期的效果,电脑系统WIN10.请问是怎么回事,都折腾好久了,求大神指点一二,感激不尽/ ...
呆呆dai 51单片机
STM32DSP函数库--补丁
在ST更新STM32DSP库之前,需要用到256点和1024点FFT运算的同学,不妨用以下的补丁打上。1.现有的DSP库函数中,64点FFT是正确的。2.256/1024点需要更改以下几个地方(1)NPT的定义IARassembly ......
rainfeng stm32/stm8
求大神指导小弟一个不理解的地方,关于输出PWM波的
#include void main(void){ WDTCTL = WDTPW + WDTHOLD; // Stop WDT P1DIR |= 0x0C; // P1.2 and P1.3 output P1SEL |= 0x0C; // P1.2 and P1.3 TA1/2 options CCR0 = 1023; // PWM Period CC ......
u9923001 微控制器 MCU
ST活动奖品收到!
ST活动奖品收到!非常感谢论坛!以及活动管理员 酬点钱 买了个华为立方,因为网络盒子下架了! 自我感觉非常不错!支持的视频格式还满多,同时手机上app还可以做些遥控 标准版,自己拆 ......
蓝雨夜 聊聊、笑笑、闹闹
请教关于 VIP 的问题
现有几个altera VIP的问题想向各位大侠请教,谢谢!模块目的:视频转换(主要是指显示大小的转换)所用到的VIP:(芯片adv7180)--> clocked_video_in --> scaler--> clocked_video_out - ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1702  1710  1873  2708  2259  39  35  52  47  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved