电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8673ET36BGK-500

产品描述DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260
产品类别存储    存储   
文件大小449KB,共34页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 选型对比 全文预览

GS8673ET36BGK-500在线购买

供应商 器件名称 价格 最低购买 库存  
GS8673ET36BGK-500 - - 点击查看 点击购买

GS8673ET36BGK-500概述

DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260

GS8673ET36BGK-500规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
包装说明HBGA,
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Factory Lead Time12 weeks
最长访问时间0.4 ns
其他特性IT ALSO OPERATES AT 1.35 V TYPICAL VOLTAGE
JESD-30 代码R-PBGA-B260
长度22 mm
内存密度75497472 bit
内存集成电路类型DDR SRAM
内存宽度36
功能数量1
端子数量260
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度
组织2MX36
封装主体材料PLASTIC/EPOXY
封装代码HBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, HEAT SINK/SLUG
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
座面最大高度2.3 mm
最大供电电压 (Vsup)1.4 V
最小供电电压 (Vsup)1.25 V
标称供电电压 (Vsup)1.3 V
表面贴装YES
技术CMOS
温度等级OTHER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS8673ET18/36BK-675/625/550/500
260-Ball BGA
Commercial Temp
Industrial Temp
Features
• On-Chip ECC with virtually zero SER
• Configurable Read Latency (3.0 or 2.0 cycles)
• Simultaneous Read and Write SigmaDDR-IIIe™ Interface
• Common I/O Bus
• Double Data Rate interface
• Burst of 2 Read and Write
• Pipelined read operation
• Fully coherent Read and Write pipelines
• 1.35V nominal V
DD
• 1.2V JESD8-16A BIC-3 Compliant Interface
• 1.5V HSTL Interface
• ZQ pin for programmable output drive impedance
• ZT for programmable input termination impedance
• Configurable Input Termination
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 260-ball, 14 mm x 22 mm, 1 mm ball pitch BGA package
–K: 5/6 RoHS-compliant package
–GK: 6/6 RoHS-compliant package
72Mb SigmaDDR-IIIe™
Burst of 2 ECCRAM™
Clocking and Addressing Schemes
675 MHz–500 MHz
1.35V V
DD
1.2V to 1.5V V
DDQ
The GS8673ET18/36BK SigmaDDR-IIIe ECCRAMs are
synchronous devices. They employ dual, single-ended master
clocks, CK and CK. These clocks are single-ended clock
inputs, not differential inputs to a single differential clock input
buffer. CK and CK are used to control the address and control
input registers, as well as all output timing.
The KD and KD clocks are dual mesochronous (with respect to
CK and CK) input clocks that are used to control the data input
registers. Consequently, data input setup and hold windows
can be optimized independently of address and control input
setup and hold windows.
Each internal read and write operation in a SigmaDDR-IIIe B2
ECCRAM is two times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore, the address
field of a SigmaDDR-IIIe B2 ECCRAM is always one address
pin less than the advertised index depth (e.g. the 4M x 18 has
2M addressable index).
SigmaDDR-IIIe™ Family Overview
SigmaDDR-IIIe ECCRAMs are the Common I/O half of the
SigmaQuad-IIIe/SigmaDDR-IIIe family of high performance
ECCRAMs. Although very similar to GSI's second generation
of networking SRAMs (the SigmaQuad-II/SigmaDDR-II
family), these third generation devices offer several new
features that help enable significantly higher performance.
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles, etc. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable SRAMs with no On-Chip ECC,
which typically have an SER of 200 FITs/Mb or more. SER
quoted above is based on reading taken at sea level.
Parameter Synopsis
Speed Bin
-675
-625
-550
-500
Operating Frequency
675 / 450 MHz
625 / 400 MHz
550 / 375 MHz
500 / 333 MHz
Data Rate (per pin)
1350 / 900 Mbps
1250 / 800 Mbps
1100 / 750 Mbps
1000 / 666 Mbps
Read Latency
3.0 / 2.0
3.0 / 2.0
3.0 / 2.0
3.0 / 2.0
V
DD
1.3V to 1.4V
1.3V to 1.4V
1.25V to 1.4V
1.25V to 1.4V
Rev: 1.06 5/2012
1/34
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS8673ET36BGK-500相似产品对比

GS8673ET36BGK-500 GS8673ET36BGK-500I GS8673ET36BGK-675 GS8673ET36BGK-675I GS8673ET36BGK-550I GS8673ET36BGK-550 GS8673ET36BGK-625 GS8673ET36BGK-625I
描述 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260 DDR SRAM, 2MX36, 0.4ns, CMOS, PBGA260, BGA-260
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合 符合
厂商名称 GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology
包装说明 HBGA, HBGA, HBGA, HBGA, HBGA, HBGA, HBGA, HBGA,
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant compliant
ECCN代码 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B
Factory Lead Time 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks 12 weeks
最长访问时间 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns 0.4 ns
JESD-30 代码 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260 R-PBGA-B260
长度 22 mm 22 mm 22 mm 22 mm 22 mm 22 mm 22 mm 22 mm
内存密度 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit 75497472 bit
内存集成电路类型 DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM DDR SRAM
内存宽度 36 36 36 36 36 36 36 36
功能数量 1 1 1 1 1 1 1 1
端子数量 260 260 260 260 260 260 260 260
字数 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words
字数代码 2000000 2000000 2000000 2000000 2000000 2000000 2000000 2000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
组织 2MX36 2MX36 2MX36 2MX36 2MX36 2MX36 2MX36 2MX36
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 HBGA HBGA HBGA HBGA HBGA HBGA HBGA HBGA
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
座面最大高度 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm 2.3 mm
最大供电电压 (Vsup) 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V 1.4 V
最小供电电压 (Vsup) 1.25 V 1.25 V 1.3 V 1.3 V 1.25 V 1.25 V 1.3 V 1.3 V
标称供电电压 (Vsup) 1.3 V 1.3 V 1.35 V 1.35 V 1.3 V 1.3 V 1.35 V 1.35 V
表面贴装 YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
端子形式 BALL BALL BALL BALL BALL BALL BALL BALL
端子节距 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
Base Number Matches 1 1 1 1 1 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2304  1580  2352  779  337  47  32  48  16  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved