电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531HA104M000DG

产品描述CMOS/TTL Output Clock Oscillator, 104MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531HA104M000DG概述

CMOS/TTL Output Clock Oscillator, 104MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531HA104M000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率104 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Dram芯片中的DQM信号是做什么用的?
在开发dsp的Dram扩展,32位DRAM芯片,有4个DQM信号,分别对应D0~D7,。。。,D24~D31。 为了布线方便,我并没有把DSP的D0~D31数据位信号按照次序与DRAM的D0~D31对应连接,而是乱序的,并且跨越 ......
zeng_jinliang 嵌入式系统
TM4C1294XL 教程连接(E文)
TM4C1294XL 教程连接(E文) 1. Intro to TM4C Devices, LaunchPad and Cloud Serviceshttp://www.ti.com/general/docs/video/Portal.tsp?entryid=0_1qe8j32e&lang=en%20%20%202. Intro to Cod ......
蓝雨夜 微控制器 MCU
EEWORLD大学堂----零基础入门:手把手教你如何快速开发 MSP430? 项目
零基础入门:手把手教你如何快速开发 MSP430? 项目:https://training.eeworld.com.cn/course/5649...
hi5 单片机
南京伟福的2440的板子如何???
南京伟福的2440的板子如何???...
ljh1024 嵌入式系统
嵌入式大牛请进!!!
小弟现在对嵌入式非常感兴趣,但苦于嵌入式的方向太多所以一直觉得无从下手,请大牛们指点指点小弟,也许您的一句话便可为小弟知道一条人生之路,欢迎各位大牛多提宝贵意见,不胜感激啊!...
searchaben 嵌入式系统
提问+ucd9240的详细用法
除了ML 605以外,有没有别的用例啊?...
nbc327 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1360  977  2450  1087  2503  33  36  12  9  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved