电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8321E36GE-166T

产品描述Cache SRAM, 1MX36, 7ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT,BUMP, FPBGA-165
产品类别存储    存储   
文件大小2MB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS8321E36GE-166T概述

Cache SRAM, 1MX36, 7ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT,BUMP, FPBGA-165

GS8321E36GE-166T规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间7 ns
其他特性ALSO OPERATES AT 3.3V TO 3.6V SUPPLY; PIPELINED OR FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度37748736 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
GS8321E18/32/36E-250/225/200/166/150/133
165-Bump FP-BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump FP-BGA package
• RoHS-compliant 165-bump BGA package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Functional Description
Applications
The GS8321E18/32/36E is a 37,748,736-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Re
co
m
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Ne
w
me
nd
ed
for
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
285
330
5.5
5.5
205
235
1/35
250
290
6.0
6.0
195
225
215
255
6.5
6.5
185
210
200
235
7.0
7.0
175
200
190
220
7.5
7.5
165
190
165
195
8.5
8.5
155
175
mA
mA
ns
ns
mA
mA
© 2003, GSI Technology
No
t
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.05 12/2007
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
De
sig
n—
Di
sco
nt
inu
ed
Pr
od
u
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS8321E18/32/36E is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8321E18/32/36E operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
ct
负反馈放大电路设计
571054 答案采用的是电流串联负反馈。答案是考研资料的整理的, 有几点疑问 1、负载是50Ω输出电阻,不是应该采用输出电阻小的电压负反馈吗?答案采用增大输出电阻的电流负反馈 2 ......
1nnocent 模拟电子
一颗“任劳任怨”的数字成像芯片
转自deyisupport 在德州仪器(TI)(纳斯达克代码:TXN)位于达拉斯的DLP®产品品质和开发测试实验室内,迈克ž道格拉斯负责一个有点儿“疯狂”的任务——“虐待”数字微镜器件 (DMD ......
maylove TI技术论坛
拆解奥迪Q3和A4L显示屏模块
本帖最后由 littleshrimp 于 2022-5-25 17:03 编辑 这次要拆解2款奥迪车的显示屏,一款是Q3车上淘汰下来的阿尔派生产的5.8寸显示屏,这款屏幕拆解之前忘拍照片了,外观照使用的某鱼卖家图片 ......
littleshrimp 汽车电子
小弟做一个台灯头可以转动的,现在有51单片机,步进电机,超声波模块,求解答怎么做。
台灯的灯头随着人转的,给电路图或者一些资料。谢谢各位大神了。...
a798445262 51单片机
2407汇编写两数相除的程序,调不动
/************************汇编程序如下*********************/ /+++++++实现的功能: 被除数:x 除数: y 商: z 运算公式: z =x * 16383/ y ; ++++++++ ......
iamgongqiang 微控制器 MCU
这届评论下载的网友太优秀了,又有这老些好资料浮出水面~个顶个的干货!
四月份进行的下载资料评论有礼活动已圆满结束,网友们评论资料非常积极,隔着屏幕都能感觉到大家的热情!随着精彩评论越来越多,一批好资料也逐渐浮出水面,个顶个的干货!现在小编就整理了其中 ......
高进 下载中心专版

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2105  783  1037  1686  2196  43  16  21  34  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved