电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832032AGT-200T

产品描述Cache SRAM, 1MX32, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
产品类别存储    存储   
文件大小350KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS832032AGT-200T概述

Cache SRAM, 1MX32, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS832032AGT-200T规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性FLOW THROUGH OR PIPELINED ARCHITECTURE, ALSO OPERATES AT 3.3V
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度33554432 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX32
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS832018/32/36AGT-400/375/333/250/200/150
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• RoHS-compliant 100-lead TQFP package
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832018/32/36AGT operates on a 3.3 V or 2.5 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS832018/32/36AGT is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
395
475
4.0
4.0
290
335
-375
2.5
2.66
390
455
4.2
4.2
275
320
-333
2.5
3.3
355
415
4.5
4.5
260
305
-250
2.5
4.0
280
335
5.5
5.5
235
270
-200
3.0
5.0
240
280
6.5
6.5
200
240
-150
3.8
6.7
205
230
7.5
7.5
190
220
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/23
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
各国标准电源插头和电源线
做电路的朋友常要用到“各国标准电源插头和电源线”,分享下我收集的资料...
stuotuo 模拟电子
求推荐一款经典的函数发生芯片
能产生方波的就行 ...
wanghlady 综合技术交流
单片机程序出错wenduji123.asm(211): error A45: UNDEFINED SYMBOL (PASS-2) 求指教
TEMP1 EQU 5AH ; 符号位和百位公用的存放单元     TEMP2 EQU 5BH ; 十位存放单元     TEMP3 EQU 5CH ; 个位存放单元     TEMP4 EQU 5DH ; ......
hanqiankun 51单片机
远距离能量传输的实践 ------ 微波武器
近来看到一则报道:《国产微波武器亮相》 http://mil.sohu.com/20150727/n417592106.shtml 当然,外国也有相似的东西。 这种武器是电磁波传输能量,电磁波的传播特性大家 ......
dontium 无线连接
关于TI的Stellaris系列芯片LDO的bug
本人在实际应用的时候,发现LM3S系列芯片,都存在下面的问题: 所有的电路板焊好之后,第一次上电连Jlink仿真器的时候,都是连不上的; 后来通过论坛研究发现:必须首先使用LM Flash Programm ......
swordindream 微控制器 MCU
CC254x Serial Bootloader (SBL)
CC254x Serial Bootloader (SBL) http://processors.wiki.ti.com/index.php/SerialBootLoader TI-SBLTool.zip http://processors.wiki.ti.com/index.php/File:TI-SBLTool.zip ......
蓝雨夜 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 238  2416  2311  428  517  5  49  47  9  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved