电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88018CT-333T

产品描述Cache SRAM, 512KX18, 4.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小356KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS88018CT-333T概述

Cache SRAM, 512KX18, 4.5ns, CMOS, PQFP100, TQFP-100

GS88018CT-333T规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间4.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
最大时钟频率 (fCLK)333 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.025 A
最小待机电流2.3 V
最大压摆率0.22 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS88018/32/36CT-xxx
100-Pin TQFP
Commercial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88018/32/36CT is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88018/32/36CT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS88018/32/36CT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
240
280
4.5
4.5
180
205
-300
2.5
3.3
225
260
5.0
5.0
165
190
-250
2.5
4.0
195
225
5.5
5.5
160
180
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 6/2012
1/23
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
PN序列码的产生
最近要做一些对PN码的操作运算,正在学习Matlab中自带的帮助中关于PN模块的介绍,例子少了一些,哪位知晓的,可否共享一些例子!呵呵...
yuanye512 嵌入式系统
MOSFET封装进步帮助提供超前于芯片组路线图的移动功能
面临为需求若渴的移动设备市场提供新功能压力的设计人员正在充分利用全新亚芯片级封装(sub-CSP)技术的优势,使用标准IC来构建领先于芯片组路线图的新设计。 简介:移动功能市场需求 ......
qwqwqw2088 模拟与混合信号
用STM32F103VBT6在移植UCOS2时遇到的问题
CPU:STM32F103VBT6uCOSII2.83硬件:LCD192643个任务参照英蓓特的移植例程移植了,在使用过程中老是死机。有时是1或2个小时,有时是12或13小时,死机前不知道是什么原因软件复位了1次,然后 ......
zuoyuntian stm32/stm8
四层板的电源层需不需要弄成完整的一个平面?
一般四层板的顺序是:信号层-地层-电源层-信号层; 为了保证最小的回路路径,地层需要保持完整的一整块; 那么,电源层是否也需要保持完整呢? 保持完整的电源层可以和地层形成一个很 ......
sfcsdc PCB设计
【注册享好礼】e络盟 诚邀您参观 2019 慕尼黑上海电子展
404724 2019年3月20-22日 E5 馆 5543 展台 · 上海新国际博览中心 全球电子元器件与开发服务分销商 - e络盟 诚邀您参观 2019 慕尼黑上海电子展。 e络盟 将展出来自精选制造商的一系列 ......
eric_wang 综合技术交流
现在PPC怎么连接不上SQLServer了?
在05年左右的时候,的确使用VS2003直接过SQLServer2000, 现在使用VS2005时,竟然连接不上了?不知道啥原因? //打开连接 public bool SQLOpen(string ip) { ......
kl2554 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 902  1105  310  928  2206  19  23  7  45  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved