电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT48LC64M8A2P-75IT:C

产品描述Synchronous DRAM, 64MX8, 5.4ns, CMOS, PDSO54, 0.400 INCH, LEAD FREE, PLASTIC, TSOP2-54
产品类别存储    存储   
文件大小4MB,共77页
制造商Alliance Memory
下载文档 详细参数 全文预览

MT48LC64M8A2P-75IT:C概述

Synchronous DRAM, 64MX8, 5.4ns, CMOS, PDSO54, 0.400 INCH, LEAD FREE, PLASTIC, TSOP2-54

MT48LC64M8A2P-75IT:C规格参数

参数名称属性值
包装说明TSOP2,
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间5.4 ns
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PDSO-G54
JESD-609代码e3
长度22.22 mm
内存密度536870912 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度8
功能数量1
端口数量1
端子数量54
字数67108864 words
字数代码64000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64MX8
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
宽度10.16 mm
Base Number Matches1

文档预览

下载PDF文档
512Mb: x4, x8, x16 SDRAM
Features
SDR SDRAM
MT48LC128M4A2 – 32 Meg x 4 x 4 banks
MT48LC64M8A2 – 16 Meg x 8 x 4 banks
MT48LC32M16A2 – 8 Meg x 16 x 4 banks
Features
• PC100- and PC133-compliant
• Fully synchronous; all signals registered on positive
edge of system clock
• Internal, pipelined operation; column address can
be changed every clock cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths: 1, 2, 4, 8, or full page
• Auto precharge, includes concurrent auto precharge
and auto refresh modes
• Self refresh mode
• Auto refresh
– 64ms, 8192-cycle refresh (commercial and
industrial)
• LVTTL-compatible inputs and outputs
• Single 3.3V ±0.3V power supply
Options
• Configurations
– 128 Meg x 4 (32 Meg x 4 x 4 banks)
– 64 Meg x 8 (16 Meg x 8 x 4 banks)
– 32 Meg x 16 (8 Meg x 16 x 4 banks)
• Write recovery (
t
WR)
t
WR = 2 CLK
1
• Plastic package – OCPL
2
– 54-pin TSOP II (400 mil) (standard)
– 54-pin TSOP II (400 mil) Pb-free
• Timing – cycle time
– 7.5ns @ CL = 3 (PC133)
– 7.5ns @ CL = 2 (PC133)
• Self refresh
– Standard
– Low power
• Operating temperature range
– Commercial (0˚C to +70˚C)
– Industrial (–40˚C to +85˚C)
• Revision
Notes:
1. See technical note TN-48-05 on
Micron's Web site.
2. Off-center parting line.
3. Available on x4 and x8 only.
4. Contact Micron for availability.
Marking
128M4
64M8
32M16
A2
TG
P
-75
-7E
3
None
L
4
None
IT
:C
Table 1: Key Timing Parameters
CL = CAS (READ) latency
Speed Grade
-7E
-75
-7E
-75
Clock
Frequency
143 MHz
133 MHz
133 MHz
100 MHz
Access Time
CL = 2
5.4ns
6ns
CL = 3
5.4ns
5.4ns
Setup Time
1.5ns
1.5ns
1.5ns
1.5ns
Hold Time
0.8ns
0.8ns
0.8ns
0.8ns
PDF: 09005aef809bf8f3
512Mb_sdr.pdf - Rev. Q 12/12 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2000 Micron Technology, Inc. All rights reserved.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2865  1855  233  2496  2563  58  38  5  51  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved