电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

RD-14597F1-852W

产品描述Synchro or Resolver to Digital Converter, Hybrid, CDFP36, CERAMIC, FP-36
产品类别模拟混合信号IC    转换器   
文件大小417KB,共14页
制造商Data Device Corporation
下载文档 详细参数 全文预览

RD-14597F1-852W概述

Synchro or Resolver to Digital Converter, Hybrid, CDFP36, CERAMIC, FP-36

RD-14597F1-852W规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码DFP
包装说明CERAMIC, FP-36
针数36
Reach Compliance Codecompliant
ECCN代码EAR99
其他特性BUILT-IN-TEST, PROGRAMMABLE RESOLUTION
最大模拟输入电压11.8 V
最大角精度5.2 arc min
转换器类型SYNCHRO OR RESOLVER TO DIGITAL CONVERTER
JESD-30 代码R-CDFP-F36
JESD-609代码e0
位数16
功能数量1
端子数量36
最高工作温度70 °C
最低工作温度
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
筛选级别MIL-PRF-38534
座面最大高度5.334 mm
信号/输出频率400 Hz
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术HYBRID
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式FLAT
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
SD-14595/96/97
SYNCHRO/RESOLVER-TO-DIGITAL
CONVERTERS
DESCRIPTION
The SD-14595 is a low-cost, high
reliability, synchro- or resolver-to-dig-
ital converter with 14-bit-only, 16-bit-
only or pin programmable 14-bit or
16-bit resolution. Packaged in a 36-
pin DDIP, the SD-14595/96/97 series
feature Built-In-Test (BIT) output.
The SD-14595/96/97 series accepts
broadband inputs: 360 to 1 kHz. Other
features are solid-state signal and ref-
erence isolation and high common
mode rejection. In addition, the SD-
14596 and SD-14597 are pin-for-pin
replacements for the Natel 1044 and
1046, respectively.
The digital angle output from the
SD-14595/96/97 is a natural binary
code, parallel positive logic and is
TTL/CMOS compatible. The SD-
14595/96/97 accomplishes synchro-
nization to a computer with the
Converter Busy (CB) output and/or the
Inhibit (INH) input.
FEATURES
Single +5 V Power Supply
Accuracy to 1.3 Arc Minutes
Pin Programmable 14 Bit/16 Bit,
14 Bit Only or 16 Bit Only
APPLICATIONS
Because of its high reliability, small
size, and low power consumption, the
SD-14595/96/97 is ideal for military
ground or avionics applications. All
models are available with MIL-PRF-
38534 processing.
Designed with three-state output, the
SD-14595/96/97 is especially well-
suited for use with computer based
systems. Among the many possible
applications are radar and navigation
systems, fire control systems, flight
instrumentation, and flight trainers or
simulators.
SOLID STATE RESOLVER INPUT OPTION
No 180° False Lock-up
Internal Synthesized Reference
Built-In-Test (BIT) Output
Low Power
Pin-for-Pin Replacement for
Natel’s 1044 and 1046
SOLID STATE SYNCHRO INPUT OPTION
DIRECT INPUT OPTION
SIN
θ
COS
θ
VOLTAGE
FOLLOWER
BUFFER
SIN
θ
COS
θ
INTERNAL
DC
REFERENCE
S1
S2
S3
ELECTRONIC
SCOTT T
SIN
θ
COS
θ
S1
S2
S3
S4
RESOLVER
CONDITIONER
SIN
θ
COS
θ
INPUT OPTIONS
RH
V
REF IN
RL
BIT
REFERENCE
CONDITIONER
R
SYNTHESIZED
REF
LOS
SIN
θ
INPUT OPTION
COS
θ
LOS
e
BIT DETECT
VEL
HIGH
ACCURACY
CONTROL
TRANSFORMER
GAIN
e
SIN
(θ-φ)
DEMODULATOR
D
VEL
ERROR
PROCESSOR
T
VCO
U
E
1 LSB ANTIJITTER FEEDBACK
16 BIT CT
TRANSPARENT
LATCH
U
16 BIT
UP/DOWN
COUNTER
T
INH
CB
DIGITAL
ANGLE
φ
50 ns DELAY
Q
INHIBIT
TRANSPARENT
LATCH
INH
3 STATE
TTL BUFFER
16 BIT OUTPUT
TRANSPARENT
LATCH
3 STATE
TTL BUFFER
T
EDGE
TRIGGERED
LATCH
V
14B
RESOLUTION (14595 ONLY)
CONTROL
+8.6 V
ANALOG RETURN
V(+4.3 V)
VOLTAGE
DOUBLER
+5 V
HBE
BITS 1-8
BITS 9-16 LBE
FIGURE 1. SD-14595/96/97 BLOCK DIAGRAM
©
1997, 1999 Data Device Corporation
管子的散热器到底如何计算?
一、7805 设计事例设 I=350mA,Vin=12V,则耗散功率 Pd=(12V-5V)*0.35A=2.45W。按照 TO-220封装的热阻 θJA=54℃/W,温升是 132℃,设室温 25℃,那么将会达到 7805 的热保护点 150℃,7805 会 ......
木犯001号 电源技术
玻璃转子流量计大口径流量的安装注意事项
玻璃转子流量计大口径流量计由于较重,为避免管道弯曲,必要时可采取加固支承等措施。安装时还需避免转子流量计受过大的拉,压,扭等力。以免产生过大的外力而损坏锥管。根据使用中不同的 ......
cfybhd 传感器
急寻高手
我是个用DE2板子的新手,在设计NIOS2核的时候管脚不会配置了。在加入了FLASH后,在原理图编辑环境下编辑的系统,其FLASH的管脚怎么定义?另外要用到外部扩展功能,使用JP1或者JP2,管脚怎么定义 ......
Andy22 嵌入式系统
天线增益的计算方法
增益是指在输入功率相等的条件下,实际天线与理想的辐射单元在空间同一点处所产生的信号的功率密度之比。它定量地描述一个天线把输入功率集中辐射的程度。增益显然与天线方向图有密切的 ......
Jacktang 无线连接
蓝牙驱动中bthcsr.dll中HCI_SetCallback的调用
请问一下高手们,HCI_SetCallback在bthcsr.dll中是怎么被调用的呀?没搞出一点头绪,请高手帮忙、指教。...
guqiaoling 嵌入式系统
问一下verilog移位寄存器的问题
module test(CLK,STB,DATA,DOUT); input CLK,STB,DATA; output DOUT; reg DOUT; reg shifter; reg bufferreg; reg datacoming; reg count; //initialize initial begin co ......
lilianglaoding FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 281  1919  307  2289  1090  55  40  27  33  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved