电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72255L15GB

产品描述FIFO, 8KX18, 10ns, Synchronous, CMOS, CPGA68, PGA-68
产品类别存储    存储   
文件大小394KB,共30页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72255L15GB概述

FIFO, 8KX18, 10ns, Synchronous, CMOS, CPGA68, PGA-68

IDT72255L15GB规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码PGA
包装说明PGA-68
针数68
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间10 ns
其他特性RETRANSMIT; AUTOMATIC POWER-DOWN
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-CPGA-P68
JESD-609代码e0
长度29.464 mm
内存密度147456 bit
内存集成电路类型OTHER FIFO
内存宽度18
功能数量1
端子数量68
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织8KX18
输出特性3-STATE
可输出YES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装等效代码PGA68,11X11
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL/SERIAL
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
筛选级别38535Q/M;38534H;883B
座面最大高度5.207 mm
最大待机电流0.025 A
最大压摆率0.25 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度29.464 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SUPERSYNC FIFO™
8,192 x 18, 16,384 x 18
Integrated Device Technology, Inc.
IDT72255
IDT72265
FEATURES:
8,192 x 18-bit storage capacity (IDT72255)
16,384 x 18-bit storage capacity (IDT72265)
10ns read/write cycle time (8ns access time)
Retransmit Capability
Auto power down reduces power consumption
Master Reset clears entire FIFO, Partial Reset clears
data, but retains programmable settings
Empty, Full and Half-full flags signal FIFO status
Programmable Almost Empty and Almost Full flags, each
flag can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or
First Word Fall Through timing (using
OR
and
IR
flags)
Easily expandable in depth and width
Independent read and write clocks (permit simultaneous
reading and writing with one clock signal)
Available in the 64-pin Thin Quad Flat Pack (TQFP), 64-
pin Slim Thin Quad Flat Pack (STQFP) and the 68-pin
Pin Grid Array (PGA)
Output enable puts data outputs into high impedance
High-performance submicron CMOS technology
Industrial temperature range (-40
o
C to +85
o
C) is avail-
able, tested to military electrical specifications
DESCRIPTION:
The IDT72255/72265 are monolithic, CMOS, high capac-
ity, high speed, low power First-In, First-Out (FIFO) memories
with clocked read and write controls. These FIFOs are appli-
cable for a wide variety of data buffering needs, such as optical
disk controllers, local area networks (LANs), and inter-proces-
sor communication.
Both FIFOs have an 18-bit input port (D
n
) and an 18-bit
output port (Q
n
). The input port is controlled by a free-running
clock (WCLK) and a data input enable pin (
WEN
). Data is
written into the synchronous FIFO on every clock when
WEN
is asserted. The output port is controlled by another clock pin
(RCLK) and enable pin (
REN
). The read clock can be tied to
the write clock for single clock operation or the two clocks can
run asynchronously for dual clock operation. An output enable
pin (
OE
) is provided on the read port for three-state control of
the outputs.
The IDT72255/72265 have two modes of operation: In the
IDT Standard Mode
, the first word written to the FIFO is
deposited into the memory array. A read operation is required
to access that word. In the
First Word Fall Through Mode
(FWFT), the first word written to an empty FIFO appears
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
8,192 x 18
16,384 x 18
FLAG
LOGIC
FF
/
IR
PAF
EF
/
OR
PAE
HF
FWFT/SI
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
RT
MRS
PRS
FS
RESET
LOGIC
RCLK
REN
TIMING
OE
Q
0
-Q
17
3037 drw 01
SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1997
Integrated Device Technology, Inc
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
MAY 1997
DSC-3037/7
1
【最爱MSP432】+简单谈谈MSP432 产品
MSP430算是经典款了,出名的低功耗,现在最新款又出了MSP432,那么这款产品又有哪些特点呢?? 现在额定MCU都上了32位了,之前的430是16位的,所以432必须得是32位,当然,性能强大的情况下, ......
shakencity 微控制器 MCU
哪位师兄师姐有汉化版的protues软件 毕业设计要用到,请大家帮帮忙了。
本人写毕业设计,是关于单片机控制类的,需要用到protues软件,没有汉化版的,勇气软件很吃力。谁手里有protues软件,可以分享下吗?谢谢了邮箱1877633808@qq.com .百度云盘的账号是1518071308 ......
大力士 51单片机
uci在ubuntu平台下的移植
本帖最后由 wateras1 于 2018-6-7 16:50 编辑 uci在ubuntu平台下的移植 这些就引用官方的操作步骤吧。 获取 ......
wateras1 无线连接
通过优化变换器的FET开关来改善能量效率
在计算和消费电子产品中,效率已经有了显著的提高,重点是AC/DC转换上。不过,随着80 PLUS,Climate Savers以及EnergyStar 5等规范的出现,设计人员开始认识到,AC/DC和DC/DC功率系统都需要改进 ......
呱呱 模拟电子
安森美的器件怎么买
请问大家安森美的器件怎么买的啊,网上超难买,周期超长,有什么更好的办法吗?还有就是安森美的MCU调试工具是啥:Sad: ...
太阳上的骑士 汽车电子
原理图和板图,有时间的朋友可以重新布线。
这是咱们活动的原理图和板图,由于一直以来很多事情,所以进度很慢,现在布线完成,但是需要有几处改的地方,我初次用allegro布线,所以很多设置都不熟悉,以至于很多约束条件都没设置好。希望 ......
tzenmelew DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1421  1793  2433  2922  1242  7  12  44  47  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved