电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8102404VA

产品描述1K X 4 STANDARD SRAM, 200 ns, CDIP18
产品类别存储   
文件大小43KB,共7页
制造商Intersil ( Renesas )
官网地址http://www.intersil.com/cda/home/
下载文档 全文预览

8102404VA概述

1K X 4 STANDARD SRAM, 200 ns, CDIP18

文档预览

下载PDF文档
HM-6514
March 1997
1024 x 4 CMOS RAM
Description
The HM-6514 is a 1024 x 4 static CMOS RAM fabricated
using self-aligned silicon gate technology. The device utilizes
synchronous circuitry to achieve high performance and low
power operation.
On-chip latches are provided for addresses allowing efficient
interfacing with microprocessor systems. The data output
can be forced to a high impedance state for use in expanded
memory arrays.
Gated inputs allow lower operating current and also elimi-
nate the need for pull up or pull down resistors. The
HM-6514 is a fully static RAM and may be maintained in any
state for an indefinite period of time.
Data retention supply voltage and supply current are guaran-
teed over temperature.
Features
• Low Power Standby . . . . . . . . . . . . . . . . . . . 125µW Max
• Low Power Operation . . . . . . . . . . . . . 35mW/MHz Max
• Data Retention . . . . . . . . . . . . . . . . . . . . . . . at 2.0V Min
• TTL Compatible Input/Output
• Common Data Input/Output
• Three-State Output
• Standard JEDEC Pinout
• Fast Access Time. . . . . . . . . . . . . . . . . . 120/200ns Max
• 18 Pin Package for High Density
• On-Chip Address Register
• Gated Inputs - No Pull Up or Pull Down Resistors
Required
Ordering Information
120ns
HM3-6514S-9
HM1-6514S-9
24502BVA
8102402VA
-
-
200ns
HM3-6514B-9
HM1-6514B-9
-
8102404VA
-
-
300ns
HM3-6514-9
HM1-6514-9
-
8102406VA
-
HM4-6514-B
TEMPERATURE RANGE
-40
o
C to +85
o
C
-40
o
C to +85
o
C
-
-
-40
o
C to +85
o
C
-55
o
C to +125
o
C
PACKAGE
PDIP
CERDIP
JAN#
SMD#
CLCC
PKG. NO.
E18.3
F18.3
F18.3
F18.3
J18.B
J18.B
Pinouts
HM-6514 (PDIP, CERDIP)
TOP VIEW
A6
A5
A4
A3
A0
A1
A2
E
GND
1
2
3
4
5
6
7
8
9
18 V
CC
17 A7
16 A8
15 A9
14 DQ0
13 DQ1
12 DQ2
11 DQ3
10 W
HM-6514 (CLCC)
TOP VIEW
A6
V
CC
18
A5
PIN
A
E
W
D
Q
DESCRIPTION
Address Input
Chip Enable
Write Enable
A0
5
6
7
A4
A3
3
4
2
1
17
16 A8
15 A9
14 DQ0
13 DQ1
12 DQ2
Data Input
Data Output
A1
A2
8
E
9
GND
10
W
11
DQ3
A7
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207
|
Copyright
©
Intersil Corporation 1999
File Number
2995.1
6-1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 967  359  2875  2592  218  30  11  35  37  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved