电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

80960JA-33

产品描述32-BIT, 100 MHz, RISC PROCESSOR, PQFP132
产品类别半导体    嵌入式处理器和控制器   
文件大小642KB,共77页
制造商Intel(英特尔)
官网地址http://www.intel.com/
下载文档 详细参数 全文预览

80960JA-33概述

32-BIT, 100 MHz, RISC PROCESSOR, PQFP132

80960JA-33规格参数

参数名称属性值
功能数量1
端子数量132
最大供电/工作电压3.45 V
最小供电/工作电压3.15 V
额定供电电压3.3 V
外部数据总线宽度32
线速度100 MHz
加工封装描述PLASTIC, QFP-132
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK
表面贴装Yes
端子形式GULL WING
端子间距0.6350 mm
端子涂层NOT SPECIFIED
端子位置QUAD
包装材料PLASTIC/EPOXY
地址总线宽度32
位数32
边界扫描Yes
最大FCLK时钟频率33.3 MHz
集成缓存Yes
低功耗模式Yes
微处理器类型RISC PROCESSOR

文档预览

下载PDF文档
80960JA/JF/JD/JT 3.3 V EMBEDDED
32-BIT MICROPROCESSOR
Advance Information Datasheet
Product Features
s
s
s
s
s
Pin/Code Compatible with all 80960Jx
Processors
High-Performance Embedded Architecture
—One Instruction/Clock Execution
—Core Clock Rate is:
80960JA/JF 1x the Bus Clock
80960JD 2x the Bus Clock
80960JT 3x the Bus Clock
—Load/Store Programming Model
—Sixteen 32-Bit Global Registers
—Sixteen 32-Bit Local Registers (8 sets)
—Nine Addressing Modes
—User/Supervisor Protection Model
Two-Way Set Associative Instruction
Cache
—80960JA - 2 Kbyte
—80960JF/JD - 4 Kbyte
—80960JT - 16 Kbyte
—Programmable Cache-Locking
Mechanism
Direct Mapped Data Cache
—80960JA - 1 Kbyte
—80960JF/JD - 2 Kbyte
—80960JT - 4 Kbyte
—Write Through Operation
On-Chip Stack Frame Cache
—Seven Register Sets Can Be Saved
—Automatic Allocation on Call/Return
—0-7 Frames Reserved for High-Priority
Interrupts
s
s
s
s
s
s
s
s
On-Chip Data RAM
—1 Kbyte Critical Variable Storage
—Single-Cycle Access
3.3 V Supply Voltage
—5 V Tolerant Inputs
—TTL Compatible Outputs
High Bandwidth Burst Bus
—32-Bit Multiplexed Address/Data
—Programmable Memory Configuration
—Selectable 8-, 16-, 32-Bit Bus Widths
—Supports Unaligned Accesses
—Big or Little Endian Byte Ordering
High-Speed Interrupt Controller
—31 Programmable Priorities
—Eight Maskable Pins plus NMI
—Up to 240 Vectors in Expanded Mode
Two On-Chip Timers
—Independent 32-Bit Counting
—Clock Prescaling by 1, 2, 4 or 8
—lnternal Interrupt Sources
Halt Mode for Low Power
IEEE 1149.1 (JTAG) Boundary Scan
Compatibility
Packages
—132-Lead Pin Grid Array (PGA)
—132-Lead Plastic Quad Flat Pack
(PQFP)
—196-Ball Mini Plastic Ball Grid Array
(MPBGA)
Notice:
This document contains information on products in the sampling and initial production
phases of development. The specifications are subject to change without notice. Verify with your
local Intel sales office that you have the latest datasheet before finalizing a design.
Order Number: 273159-001
March, 1998

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1076  91  711  2392  1634  47  55  27  1  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved