电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PLS159AA

产品描述OT PLD, PLS-Type, TTL, PQCC20,
产品类别可编程逻辑器件    可编程逻辑   
文件大小127KB,共12页
制造商Philips Semiconductors (NXP Semiconductors N.V.)
官网地址https://www.nxp.com/
下载文档 详细参数 全文预览

PLS159AA概述

OT PLD, PLS-Type, TTL, PQCC20,

PLS159AA规格参数

参数名称属性值
是否Rohs认证不符合
包装说明QCCJ, LDCC20,.4SQ
Reach Compliance Codeunknown
架构PLS-TYPE
最大时钟频率25 MHz
JESD-30 代码S-PQCC-J20
JESD-609代码e0
输入次数16
输出次数12
产品条款数45
端子数量20
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC20,.4SQ
封装形状SQUARE
封装形式CHIP CARRIER
电源5 V
可编程逻辑类型OT PLD
认证状态Not Qualified
标称供电电压5 V
表面贴装YES
技术TTL
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
Philips Semiconductors Programmable Logic Devices
Product specification
Programmable logic sequencer
(16
×
45
×
12)
PLS159A
DESCRIPTION
The PLS159A is a 3-State output, registered
logic element combining AND/OR gate arrays
with clocked J-K flip-flops. These J-K
flip-flops are dynamically convertible to
D-type via a “fold-back” inverting buffer and
control gate F
C
. It features 8 registered I/O
outputs (F) in conjunction with 4 bidirectional
I/O lines (B). These yield variable I/O gate
and register configurations via control gates
(D, L) ranging from 16 inputs to 12 outputs.
The AND/OR arrays consist of 32 logic AND
gates, 13 control AND gates, and 21 OR
gates with fusible link connections for
programming I/O polarity and direction. All
AND gates are linked to 4 inputs (I),
bidirectional I/O lines (B), internal flip-flop
outputs (Q), and Complement Array output
(C). The Complement Array consists of a
NOR gate optionally linked to all AND gates
for generating and propagating
complementary AND terms.
On-chip T/C buffers couple either True (I, B,
Q) or Complement (I, B, Q, C) input polarities
to all AND gates, whose outputs can be
optionally linked to all OR gates. Any of the
32 AND gates can drive bidirectional I/O lines
(B), whose output polarity is individually
programmable through a set of Ex-OR gates
for implementing AND-OR or AND-NOR logic
functions. Similarly, any of the 32 AND gates
can drive the J-K inputs of all flip-flops. There
are 4 AND gates for the Asynchronous
Preset/Reset functions.
All flip-flops are positive edge-triggered and
can be used as input, output or I/O (for
interfacing with a bidirectional data bus) in
conjunction with load control gates (L),
steering inputs (I), (B), (Q) and
programmable output select lines (E).
The PLS159A is field-programmable,
enabling the user to quickly generate custom
patterns using standard programming
equipment.
FEATURES
High-speed version of PLS159
f
MAX
= 18MHz
25MHz clock rate
PIN CONFIGURATIONS
N Package
CLK
I0
I1
I2
I3
B0
B1
B2
B3
1
2
3
4
5
6
7
8
9
20
19
18
17
16
15
14
13
12
11
V
CC
F7
F6
F5
F4
F3
F2
F1
F0
OE
Field-Programmable (Ni-Cr link)
4 dedicated inputs
13 control gates
32 AND gates
21 OR gates
45 product terms:
32 logic terms
13 control terms
GND 10
4 bidirectional I/O lines
8 bidirectional registers
J-K, T, or D-type flip-flops
Power-on reset feature on all flip-flops
Asynchronous Preset/Reset
Complement Array
Active-High or -Low outputs
Programmable OE control
Positive edge-triggered clock
Input loading: –100
µ
A (max.)
Power dissipation: 750mW (typ.)
TTL compatible
3-State outputs
APPLICATIONS
(F
n
= 1)
N = Plastic Dual In-Line Package (300mil-wide)
A Package
I1
3
I2
I3
B0
B1
B2
4
5
6
7
8
9
10
11
12
13
I0 CLK V
CC
F7
2
1 20 19
18
17
16
15
14
F6
F5
F4
F3
F2
B3 GND OE F0 F1
A = Plastic Leaded Chip Carrier
Random sequential logic
Synchronous up/down counters
Shift registers
Bidirectional data buffers
Timing function generators
System controllers/synchronizers
Priority encoder/registers
ORDERING INFORMATION
DESCRIPTION
20-Pin Plastic Dual In-Line Package (300mil-wide)
20-Pin Plastic Leaded Chip Carrier
ORDER CODE
PLS159AN
PLS159AA
DRAWING NUMBER
0408D
0400E
October 22, 1993
25
853–1159 11164

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1322  1052  1922  2343  253  5  23  54  47  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved