电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0422901VXA

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208
产品类别可编程逻辑器件    可编程逻辑   
文件大小802KB,共40页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962R0422901VXA概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208

5962R0422901VXA规格参数

参数名称属性值
包装说明QFF,
Reach Compliance Codeunknown
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F208
JESD-609代码e0
长度27.991 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量208
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度3.302 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量100k Rad(Si) V
宽度27.991 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
December 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
分享电流检测电阻的要求及特点
电流检测电阻是随电流测量、电流控制的要求开发出来的一种特殊电阻。电流的测量范围很广,从几毫安到几十安;测量的精度要求不同,电流检测电阻也有不同的规格以满足不同的需要。本文主要介绍 ......
fish001 模拟与混合信号
FPGA管脚分配考虑因素
分配的引脚所属的IO Bank不同有关系吗?引脚的分配除了要考虑专用引脚和用户引脚的区别外,还要考虑什么因素?首先说IO standard:这个是用于支持对应不同的电平标准。FPGA IO口的电压由IO bank ......
eeleader-mcu FPGA/CPLD
基于R7F0C809开发板的USB接口电压电流在线测试仪
原理图 216210 源代码 216211 演示视频 http://player.youku.com/player.php/sid/XMTM0OTQzMzAxMg==/v.swf 我的其它帖子:10.【R7F0C809】DIY第十篇--USB电压电流检测仪测试联调9:【R7 ......
youzizhile 瑞萨MCU/MPU
我这个程序为什么采集不到数据,哪位大神能讲解一下,谢谢
void ADC10_init() //ADC10初始化函数 { ADC10CTL0|=SREF_2+ADC10IE; ADC10CTL0|=ADC10SHT_1+MSC; ADC10CTL1|=ADC10SSEL_3+ADC10DIV_7+SHS_0; ADC10CTL1|=INCH_5+CON ......
单片机初学者AAA 微控制器 MCU
谁做过频谱分析么?有什么要注意的?
RT.我在竞赛版发的帖子.人气太少了...麻烦大家指点下 做个频谱分析仪 - 竞赛专版 - 电子工程世界-论坛 中国最火的电子工程师交流社区 https://bbs.eeworld.com.cn/viewthread.php?tid=298 ......
astwyg stm32/stm8
关于2410下IIC的地址问题
请问我的IIC传送模式为主从模式 但是看程序中有两个从机地址:0X10和0XA0 具体程序如下: PRIVATE BYTE volatile I2cStatus; PRIVATE BYTE volatile I2cCurSla; /* I2C从机,当前地址 */ ......
xlwjp 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 132  1296  532  1739  746  20  22  34  50  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved