电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0422901QYX

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP280, CERAMIC, QFP-280
产品类别可编程逻辑器件    可编程逻辑   
文件大小802KB,共40页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962R0422901QYX概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP280, CERAMIC, QFP-280

5962R0422901QYX规格参数

参数名称属性值
包装说明QFF,
Reach Compliance Codeunknown
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F280
长度40 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量280
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.42 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量100k Rad(Si) V
宽度40 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
December 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
恒流源应用采样电阻上波形过冲的定义
电路图如图1所示,图2是用差分探头探测采样电阻R上的波形。问题如下: 1、过冲(△V)的百分比计算是以下哪种呢? (1)△V%=5mV/(1.55-0)V; (2)△V%=5mV/(1.55-1.5)V; (3)△ ......
xiaxingxing 模拟电子
这样的波形用verilog如何产生?
583560三角载波频率随机变化的 ...
曲奇coo FPGA/CPLD
如何使用 Cube Suite+ 中的simulator功能模拟RL78G14运行
最近在调一个程序,想看一些变量的波形情况,由于没有示波器,所以只能采用 Cube Suite+ simulator功能模拟RL78G14的运行情况,在调试过程中发现定时器中断无法正常工作,非常的奇怪。现上传该 ......
shiyongzhu 瑞萨MCU/MPU
FPGA精华学习资源推荐(三)--深入浅出玩转 FPGA
FPGA精华学习资源推荐(三)--深入浅出玩转 FPGA FPGA从诞生以来经历了从配角到主角的转变,FPGA主要用于取代复杂的逻辑电 路,现在重点强调平台概念,当集成数字信号处理器、嵌入式处理 ......
tiankai001 下载中心专版
USB的总线挂起时,其电流是不是小于280uA???
USB的总线挂起时,其电流是不是小于280uA???这个电流是指的是信号线D+,D-上的耗电量,还是整个的(包括信号线以及VBUS上的耗电???)另,为佬usb 1.2及usb2.0都可以提供高达500mA的电流, ......
debugme 嵌入式系统
谁用过MC3363 MC3363这样的芯片啊
本帖最后由 paulhyde 于 2014-9-15 09:05 编辑 我参加今年电设高品类。最近做广西预测题,老师推荐我们用MC3363这种片子,但是懂得甚少啊 有谁用过这个片子啊 海王和我联系啊 我的qq 9928718 ......
南大小和尚 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2866  1099  1608  10  1266  30  1  51  13  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved