电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P1000-2FG144

产品描述FPGA, 24576 CLBS, 1000000 GATES, 350 MHz, PBGA144
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共206页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A3P1000-2FG144在线购买

供应商 器件名称 价格 最低购买 库存  
A3P1000-2FG144 - - 点击查看 点击购买

A3P1000-2FG144概述

FPGA, 24576 CLBS, 1000000 GATES, 350 MHz, PBGA144

现场可编程门阵列, 24576 CLBS, 1000000 门, 350 MHz, PBGA144

A3P1000-2FG144规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Actel
包装说明1 MM PITCH, FBGA-144
Reach Compliance Codeunknow
JESD-30 代码S-PBGA-B144
长度13 mm
等效关口数量1000000
端子数量144
最高工作温度70 °C
最低工作温度
组织1000000 GATES
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.55 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm

文档预览

下载PDF文档
v1.0
ProASIC3 Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
Clock Conditioning Circuit (CCC) and PLL
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Delay
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Embedded Memory
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
• M1 and M7 ProASIC3 Devices—Cortex-M1 and CoreMP7 Soft
Processor Available with or without Debug
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
ProASIC3 Product Family
ProASIC3 Devices
ARM7 Devices
1
Cortex-M1 Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
2
Integrated PLL in CCCs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
QFN
VQFP
TQFP
PQFP
FBGA
A3P015
A3P030
A3P060
A3P125
A3P250
M1A3P250
250 k
6,144
36
8
1k
Yes
1
18
4
157
QN132
5
VQ100
PQ208
FG144/256
5
PQ208
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400 k
9,216
54
12
1k
Yes
1
18
4
194
A3P600
M1A3P600
600 k
13,824
108
24
1k
Yes
1
18
4
235
A3P1000
M7A3P1000
M1A3P1000
1M
24,576
144
32
1k
Yes
1
18
4
300
15 k
128
384
1k
6
2
49
QN68
30 k
256
768
1k
6
2
81
QN132
VQ100
60 k
512
1,536
18
4
1k
Yes
1
18
2
96
QN132
VQ100
TQ144
FG144
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
Notes:
1. Refer to the
CoreMP7
datasheet or
Cortex-M1
product brief for more information.
2. AES is not available for ARM-enabled ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
handbook.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
February 2008
© 2008 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I

推荐资源

2009年全国试题征集大全
本帖最后由 paulhyde 于 2014-9-15 09:32 编辑 与大家共享下,网上收集来的,一共12个WORD! 本帖最后由 clr110110 于 2009-8-24 21:37 编辑 ] ...
clr110110 电子竞赛
有源滤波器的Q值有什么意义?
《基于运算放大器和模拟集成电路的电路设计》一书中有源滤波器章节里提到了Q值,这个Q值越大,峰化越明显,可峰化同时也放大了增益。 请问 这个Q值到底有什么意义呢?...
3kone 模拟电子
帮朋友出件 Ralph Lauren 女士S码 毛衣(有真人模特哦)
购于美帝,因尺码问题现低价出售。仅需300RMB(包邮全宇宙)就能博得老婆开心、女友欢心,还在等什么?幸福其实就是这么简单,你饿,她为你做饭,天气变凉了,你送她一件毛衣…… 如图,目测 ......
eric_wang 淘e淘
至芯科技奋斗的小孩之altera 系列 第八篇 verilog基础语法.pdf
08至芯科技奋斗的小孩之altera 系列 第八篇 verilog基础语法,非常详细的讲解,分享出来,希望能够帮到大家! ...
雷北城 FPGA/CPLD
VDA6.7-CN(过程审核)
565363 ...
李强980702 下载中心专版
I2t
一般整流桥会有一个参数I2t,大家来说说这个参数在设计时提醒我们应该考虑哪些方面?...
安_然 模拟电子

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 828  1681  667  1182  789  17  34  14  24  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved