电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE600-2FGG896PP

产品描述FPGA, 75264 CLBS, 3000000 GATES, PBGA896
产品类别半导体    可编程逻辑器件   
文件大小5MB,共152页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A3PE600-2FGG896PP概述

FPGA, 75264 CLBS, 3000000 GATES, PBGA896

现场可编程门阵列, 75264 CLBS, 3000000 门, PBGA896

A3PE600-2FGG896PP规格参数

参数名称属性值
功能数量1
端子数量896
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压1.58 V
最小供电/工作电压1.42 V
额定供电电压1.5 V
加工封装描述31 X 31 MM, 2.23 MM HEIGHT, 1 MM PITCH, GREEN, FBGA-896
无铅Yes
欧盟RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸GRID ARRAY
表面贴装Yes
端子形式BALL
端子间距1 mm
端子涂层TIN SILVER COPPER
端子位置BOTTOM
包装材料PLASTIC/EPOXY
温度等级INDUSTRIAL
组织75264 CLBS, 3000000 GATES
可配置逻辑模块数量75264
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
等效门电路数量3.00E6

文档预览

下载PDF文档
v1.0
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 8 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
• Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Programmable Input Delay
• Schmitt Trigger Option on Single-Ended Inputs
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC
®
3E Family
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous
Operation up to 350 MHz
®
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
Pro (Professional) I/O
• 700 Mbps DDR, LVDS-Capable I/Os
Table 1-1 •
ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
1
System Gates
VersaTiles (D-flip-flops)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
3
2
A3PE600
600 k
13,824
108
24
1k
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1.5 M
38,400
270
60
1k
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3M
75,264
504
112
1k
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package has six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
handbook.
March 2008
© 2008 Actel Corporation
I
欢迎拍砖!大家看看这个布局,给点意见!!!
欢迎拍砖!大家看看这个布局,给点意见!!!...
xujiangyu0619 PCB设计
定时器的结构中的TIM_ClockDivision
TIM_ClockDivision,查资料说这个函数设置了时钟分割,到底是什么意思啊??求大神讲讲...
renliang25 stm32/stm8
OPA691与OPA695的替换问题
209679209678OPA695和OPA691同为电流反馈型宽带运放 但是芯片手册上给的图有一点不同,想问能通用嘛?没注意坏了两块芯片 不知到是不是这个不通用的问题 还有芯片没发烫也会坏嘛? ...
从ks到xz 模拟与混合信号
摄相头驱动不了!!!
我有一宏基笔记本, 摄相头是本上原装的, 换了系统之后就不能用了?? 下载官方的驱动软件也驱动不了, 提示“该硬件无法驱动”。 郁闷几个星期了! 在网上搜索相关资料没一个合适的。 ......
blackholes522 嵌入式系统
BMPtoPCB转换工具软件.rar
本帖最后由 paulhyde 于 2014-9-15 09:16 编辑 BMPtoPCB转换工具软件.rar ...
ahshan 电子竞赛
【Arrow SoCKit】 Terasic SoCK Kit VIP demo测试
本帖最后由 鑫海宝贝 于 2015-4-20 22:15 编辑 测试步骤: 1.首先从推荐友晶官网下载资源,链接如下: http://www.terasic.com.cn/cgi-bi ... 182&No=832&PartNo=4 解压设计文件到硬盘 ......
鑫海宝贝 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1567  2704  1565  1864  2089  32  55  38  43  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved