电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0422903QSA

产品描述Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CPGA484, CERAMIC, CGA-484
产品类别可编程逻辑器件    可编程逻辑   
文件大小926KB,共38页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962R0422903QSA概述

Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CPGA484, CERAMIC, CGA-484

5962R0422903QSA规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明CGA,
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
Is SamacsysN
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CPGA-X484
JESD-609代码e0
长度29 mm
可配置逻辑块数量960
等效关口数量248160
端子数量484
最高工作温度125 °C
最低工作温度-40 °C
组织960 CLBS, 248160 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码CGA
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.97 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装NO
技术CMOS
温度等级AUTOMOTIVE
端子面层TIN LEAD
端子形式UNSPECIFIED
端子节距1.27 mm
端子位置PERPENDICULAR
总剂量100k Rad(Si) V
宽度29 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
获取CPU采用Big-ending或者Little-ending的方法
int chekCPU() { union w { int a; char b; } c; c.b=1; return (c.b == 1 );//主要是这句 } 我已经了解union的存放顺序是所有成员都 ......
wwwwwwx 嵌入式系统
基于Hercules的踏板控制器DIY(三):规格书学习及硬件资源确认
规格书学习 部分特性描述摘要供电 120613 存储120609 GPIO120610中断和定时器 120611 芯片信息 120612 再来回顾下系统需要的一些硬件资源 4个门输入信号2个马达输出控制信号(实际应 ......
tziang 微控制器 MCU
具有集成式驱动器和自我保护功能的GaN FET如何实现下一代工业电源设计
氮化镓(GaN)半导体的物理特性与硅器件不相上下。传统的电源供应器金属氧化物半导体场效应晶体管(MOSFET)和绝缘栅极双极晶体管(IGBT)只有在牺牲效率、外形尺寸和散热的前提下才能提高功率密度。 ......
alan000345 模拟与混合信号
【平头哥Sipeed LicheeRV 86 Panel测评】- 3 Waft开发环境的建立
本帖最后由 我爱下载 于 2022-3-16 10:00 编辑 Waft开发环境的建立 1、waft介绍 再阿里云网站中,包含Waft的介绍。Waft(WebAssembly Framework for Things) 是一个面向 AIoT ......
我爱下载 国产芯片交流
【朱兆祺带你学嵌入式】第二章第三节 建立OK6410可用的U-Boot模板
迄今为止,U-Boot的最新版本u-boot-2013.04-rc1.tar.bz2,U-Boot所有版本的下载地址为:http://ftp.denx.de/pub/u-boot/。rc(Release Candidate)表示正式发行候选版,1代表版本号,rc1即候选版 ......
qinkaiabc ARM技术
[基于ESP32S3的语音及视觉模块]硬件设计及调试及进展-经过4个版本的迭代硬件设计完成
本帖最后由 IC爬虫 于 2022-8-6 16:11 编辑 硬件设计是个非常磨时间的事情,每次打开硬件设计工程总觉得还可以再改改,另外各种硬件设计缺陷也在调试的过程中不断的暴露出来,历时一个多 ......
IC爬虫 DigiKey得捷技术专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1433  751  1393  1128  2883  55  31  5  51  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved