电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74F114

产品描述Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears
文件大小57KB,共6页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 选型对比 全文预览

74F114概述

Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears

文档预览

下载PDF文档
74F114 Dual JK Negative Edge-Triggered Flip-Flop
April 1988
Revised August 1999
74F114
Dual JK Negative Edge-Triggered Flip-Flop
with Common Clocks and Clears
General Description
The 74F114 contains two high-speed JK flip-flops with
common Clock and Clear inputs. Synchronous state
changes are initiated by the falling edge of the clock. Trig-
gering occurs at a voltage level of the clock and is not
directly related to the transition time. The J and K inputs
can change when the clock is in either state without affect-
ing the flip-flop, provided that they are in the desired state
during the recommended setup and hold times relative to
the falling edge of the clock. A LOW signal on S
D
or C
D
prevents clocking and forces Q or Q HIGH, respectively.
Simultaneous LOW signals on S
D
and C
D
force both Q and
Q HIGH.
Asynchronous Inputs:
LOW input to S
D
sets Q to HIGH level
LOW input to C
D
sets Q to LOW level
Clear and Set are independent of Clock
Simultaneous LOW on C
D
and S
D
makes both Q and Q HIGH
Ordering Code:
Order Number
74F114SC
74F114PC
Package Number
M14A
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
© 1999 Fairchild Semiconductor Corporation
DS009474
www.fairchildsemi.com

74F114相似产品对比

74F114 74F114PC 74F114SC
描述 Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears
是否Rohs认证 - 不符合 不符合
厂商名称 - Fairchild Fairchild
零件包装代码 - DIP SOIC
包装说明 - DIP, DIP14,.3 SOP, SOP14,.25
针数 - 14 14
Reach Compliance Code - unknow unknow
其他特性 - WITH INDIVIDUAL SET INPUTS WITH INDIVIDUAL SET INPUTS
系列 - F/FAST F/FAST
JESD-30 代码 - R-PDIP-T14 R-PDSO-G14
JESD-609代码 - e0 e0
长度 - 19.18 mm 8.65 mm
逻辑集成电路类型 - J-K FLIP-FLOP J-K FLIP-FLOP
最大频率@ Nom-Su - 70000000 Hz 70000000 Hz
最大I(ol) - 0.02 A 0.02 A
位数 - 2 2
功能数量 - 1 1
端子数量 - 14 14
最高工作温度 - 70 °C 70 °C
输出极性 - COMPLEMENTARY COMPLEMENTARY
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - DIP SOP
封装等效代码 - DIP14,.3 SOP14,.25
封装形状 - RECTANGULAR RECTANGULAR
封装形式 - IN-LINE SMALL OUTLINE
峰值回流温度(摄氏度) - NOT SPECIFIED NOT SPECIFIED
电源 - 5 V 5 V
最大电源电流(ICC) - 19 mA 19 mA
传播延迟(tpd) - 8.5 ns 8.5 ns
认证状态 - Not Qualified Not Qualified
座面最大高度 - 5.08 mm 1.75 mm
最大供电电压 (Vsup) - 5.5 V 5.5 V
最小供电电压 (Vsup) - 4.5 V 4.5 V
标称供电电压 (Vsup) - 5 V 5 V
表面贴装 - NO YES
技术 - TTL TTL
温度等级 - COMMERCIAL COMMERCIAL
端子面层 - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 - THROUGH-HOLE GULL WING
端子节距 - 2.54 mm 1.27 mm
端子位置 - DUAL DUAL
处于峰值回流温度下的最长时间 - NOT SPECIFIED NOT SPECIFIED
触发器类型 - NEGATIVE EDGE NEGATIVE EDGE
宽度 - 7.62 mm 3.9 mm
最小 fmax - 95 MHz 95 MHz
Base Number Matches - 1 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 13  2186  2363  2772  1765  1  45  48  56  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved