电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ACTQ273

产品描述Quiet Series Octal D-Type Flip-Flop
文件大小106KB,共9页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 选型对比 全文预览

74ACTQ273概述

Quiet Series Octal D-Type Flip-Flop

文档预览

下载PDF文档
74ACTQ273 Quiet Series Octal D-Type Flip-Flop
August 1989
Revised November 1999
74ACTQ273
Quiet Series Octal D-Type Flip-Flop
General Description
The ACTQ273 has eight edge-triggered D-type flip-flops
with individual D inputs and Q outputs. The common buff-
ered Clock (CP) and Master Reset (MR) input load and
reset (clear) all flip-flops simultaneously.
The register is fully edge-triggered. The state of each D-
type input, one setup time before the LOW-to-HIGH clock
transition, is transferred to the corresponding flip-flop’s Q
output.
All outputs will be forced LOW independently of Clock or
Data inputs by a LOW voltage level on the MR input. The
device is useful for applications where the true output only
is required and the Clock and Master Reset are common to
all storage elements.
The ACTQ utilizes Fairchild Quiet Series technology to
guarantee quiet output switching and improved dynamic
threshold performance. FACT Quiet Series features
GTO output control and undershoot corrector in addition
to a split ground bus for superior performance.
Features
s
I
CC
reduced by 50%
s
Guaranteed simultaneous switching noise level and
dynamic threshold performance
s
Guaranteed pin-to-pin skew AC performance
s
Improved latch-up immunity
s
Buffered common clock and asynchronous master reset
s
Outputs source/sink 24 mA
s
4 kV minimum ESD immunity
Ordering Code:
Order Number
74ACTQ273SC
74ACTQ273SJ
74ACTQ273MTC
74ACTQ273PC
Package Number
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit, JEDEC MS-013, 0.300” Wide Body
20-Lead Small Outline Package, EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package, JEDEC MS-001, 0.300” Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Connection Diagram
Pin Descriptions
Pin Names
D
0
–D
7
MR
CP
Q
0
–Q
7
Description
Data Inputs
Master Reset
Clock Pulse Input
Data Outputs
FACT, FACT Quiet Series, and GTO are trademarks of Fairchild Semiconductor Corporation.
© 1999 Fairchild Semiconductor Corporation
DS010585
www.fairchildsemi.com

74ACTQ273相似产品对比

74ACTQ273 74ACTQ273PC 74ACTQ273MTC
描述 Quiet Series Octal D-Type Flip-Flop Quiet Series Octal D-Type Flip-Flop Quiet Series Octal D-Type Flip-Flop
是否Rohs认证 - 符合 不符合
厂商名称 - Fairchild Fairchild
零件包装代码 - DIP TSSOP
包装说明 - DIP, DIP20,.3 TSSOP, TSSOP20,.25
针数 - 20 20
Reach Compliance Code - unknow unknow
系列 - ACT ACT
JESD-30 代码 - R-PDIP-T20 R-PDSO-G20
长度 - 26.075 mm 6.5 mm
负载电容(CL) - 50 pF 50 pF
逻辑集成电路类型 - D FLIP-FLOP D FLIP-FLOP
最大频率@ Nom-Su - 110000000 Hz 110000000 Hz
最大I(ol) - 0.024 A 0.024 A
位数 - 8 8
功能数量 - 1 1
端子数量 - 20 20
最高工作温度 - 85 °C 85 °C
最低工作温度 - -40 °C -40 °C
输出极性 - TRUE TRUE
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - DIP TSSOP
封装等效代码 - DIP20,.3 TSSOP20,.25
封装形状 - RECTANGULAR RECTANGULAR
封装形式 - IN-LINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) - NOT SPECIFIED NOT SPECIFIED
电源 - 5 V 5 V
传播延迟(tpd) - 9 ns 9 ns
认证状态 - Not Qualified Not Qualified
座面最大高度 - 5.08 mm 1.2 mm
最大供电电压 (Vsup) - 5.5 V 5.5 V
最小供电电压 (Vsup) - 4.5 V 4.5 V
标称供电电压 (Vsup) - 5 V 5 V
表面贴装 - NO YES
技术 - CMOS CMOS
温度等级 - INDUSTRIAL INDUSTRIAL
端子形式 - THROUGH-HOLE GULL WING
端子节距 - 2.54 mm 0.65 mm
端子位置 - DUAL DUAL
处于峰值回流温度下的最长时间 - NOT SPECIFIED NOT SPECIFIED
触发器类型 - POSITIVE EDGE POSITIVE EDGE
宽度 - 7.62 mm 4.4 mm
最小 fmax - 110 MHz 110 MHz

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1043  1731  1978  920  712  55  57  54  6  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved