电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0422904QWA

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208
产品类别可编程逻辑器件    可编程逻辑   
文件大小926KB,共38页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962R0422904QWA概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208

5962R0422904QWA规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明QFF,
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F208
JESD-609代码e0
长度27.991 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量208
最高工作温度125 °C
最低工作温度-40 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度3.302 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层TIN LEAD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量100k Rad(Si) V
宽度27.991 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
再请教,定时器中断标志清除的问题
我用tim2,初始化如下: RCC_APB1ENR |= (uint32)(1<<0) ; //timer2时钟使能 TIM2_ARR =1000; TIM2_PSC = 47999;//计数器时钟分频 TIM2_CR1 |= 1<<7;//自动重装允许 // ......
szgnm stm32/stm8
JTAG在线调试映射问题
这两天用JTAG调试时发现奇怪的问题:每次发生中断时就跑飞,在网上搜了一下,原来是发生中断时没有找到中断向量表。我用反汇编单步调试,中断发生时,PC并没有跳到0x30000000处的中断向量表处( ......
good969 嵌入式系统
在线求一个问题,关于计算机组成原理的!!!
X=0.1101,Y=-0.0111,请描述X乘Y的加法运算过程并给出结果。 一定要写出过程,谁能帮帮我啊!...
我爱电子 嵌入式系统
ubuntu中无法运行run文件
162701 ubuntu下无法运行run文件。run文件权限已修改为可执行。...
渣渣二号 Linux开发
求助!求助!想学FPGA,
我想学习FPGA, 会的兄弟有什么建议么? 希望听取前辈的建议,以免多走弯路。 小弟,万分感谢!!...
大郎 FPGA/CPLD
[求助] 应如何测量变压器的return loss?
如题。 常见的那种,一个手指头大小,绕线的,有金属叠片的。应用范围是audio band。 return loss=10*log(Pi/Pr) 问题是Pr应该怎么测?...
tonytong 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2492  980  114  1289  2646  14  3  55  30  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved