电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0422901QWC

产品描述Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CQFP208, CERAMIC, QFP-208
产品类别可编程逻辑器件    可编程逻辑   
文件大小926KB,共38页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962R0422901QWC概述

Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CQFP208, CERAMIC, QFP-208

5962R0422901QWC规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明QFF,
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F208
JESD-609代码e4
长度27.991 mm
可配置逻辑块数量960
等效关口数量248160
端子数量208
最高工作温度125 °C
最低工作温度-55 °C
组织960 CLBS, 248160 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度3.302 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量100k Rad(Si) V
宽度27.991 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
全志异核多构 AI智能视觉V853开发板测评 - v853 YOLO v5 量化->安装yoloV5
# v853 YOLO v5 量化安装yoloV5 在量化yolov5 模型时,需要用onnx-simplifier转换模型,转换后的模型不一定可以用,需要验证一下。这里就使用 YOLOv5 源码提供的 detect.py 测试转换后的 onn ......
IC爬虫 国产芯片交流
[ ST NUCLEO-U575ZI-Q 测评]+多通道ADC数据采集
在流变分析仪中,涉及温度、压力、扭矩即转速的检测,其中温度温度、压力均需ADC进行数据采集,而转速的检测则需要进行单位时间的脉冲计数。至于扭矩的检测,则即可使用ADC进行数据采集,也可以 ......
jinglixixi 无线连接
今日直播:TI Matter 解决方案助力智能家居创新
666584 直播主题 TI Matter 解决方案助力智能家居创新 直播时间 今天上午10:00-11:00 前往直播>>> 内容简介 近日,CSA 连接标准联盟及其成员正式发布了 Matter 1.0 ......
EEWORLD社区 综合技术交流
多年的积分兑换了个表
666570 666569 666568 ...
dql2016 聊聊、笑笑、闹闹
e络盟限时福利|《e选》-------晒单
在e络盟上下单了两个开发板,一个VL53L5CX模块,一个X-NUCLEO-IHM07M1,价格见下图,但是价格是还要加13%的税。但是价格总的来说还是要比其他平台便宜不少。 666571 下面是收到的板子。VL ......
lb8820265 综合技术交流
请教电容充放电问题和并联电容问题
各位老师,请教2个问题 下面的的电路中,C1通过电阻R10充电到15V,但是放电的通路都是关闭的,那么C1是如何放电的呢? 另外, 电源线并接的4个电容470uF,将近2000uF的容量,这个容量 ......
Aguilera 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2527  1023  683  1916  644  19  56  16  36  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved