电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28C257HT13A-12T

产品描述256K-Bit CMOS PARALLEL E2PROM
产品类别存储    存储   
文件大小54KB,共10页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT28C257HT13A-12T概述

256K-Bit CMOS PARALLEL E2PROM

CAT28C257HT13A-12T规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码TSOP
包装说明TSOP1,
针数28
Reach Compliance Codeunknow
ECCN代码EAR99
最长访问时间120 ns
其他特性100000 PROGRAM/ERASE CYCLES; DATA RETENTION = 100 YEARS
数据保留时间-最小值100
JESD-30 代码R-PDSO-G28
JESD-609代码e0
长度11.8 mm
内存密度262144 bi
内存集成电路类型EEPROM
内存宽度8
湿度敏感等级2
功能数量1
端子数量28
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织32KX8
封装主体材料PLASTIC/EPOXY
封装代码TSOP1
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
编程电压5 V
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.55 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
Advanced
CAT28C257
256K-Bit CMOS PARALLEL E
2
PROM
FEATURES
s
Fast Read Access Times: 90/120/150 ns
s
Low Power CMOS Dissipation:
s
Automatic Page Write Operation:
–Active: 25 mA Max.
–Standby: 150
µ
A Max.
s
Simple Write Operation:
–1 to 128 Bytes in 5ms
–Page Load Timer
s
End of Write Detection:
–On-Chip Address and Data Latches
–Self-Timed Write Cycle with Auto-Clear
s
Fast Write Cycle Time:
–Toggle Bit
–DATA Polling
DATA
s
Hardware and Software Write Protection
s
100,000 Program/Erase Cycles
s
100 Year Data Retention
s
Commercial, Industrial and Automotive
–5ms Max
s
CMOS and TTL Compatible I/O
Temperature Ranges
DESCRIPTION
The CAT28C257 is a fast, low power, 5V-only CMOS
Parallel E
2
PROM organized as 32K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with auto-
clear and V
CC
power up/down write protection eliminate
additional timing and protection hardware.
DATA
Polling
and Toggle status bits signal the start and end of the self-
timed write cycle. Additionally, the CAT28C257 features
hardware and software write protection.
The CAT28C257 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed to
endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC
approved 28-pin DIP, 28-pin TSOP or 32-pin PLCC
packages.
BLOCK DIAGRAM
32,768 x 8
E
2
PROM
ARRAY
128 BYTE PAGE
REGISTER
A7–A14
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING
AND
TOGGLE BIT
COLUMN
DECODER
5096 FHD F02
I/O0–I/O7
A0–A6
ADDR. BUFFER
& LATCHES
© 1998 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25073-00 2/98

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2817  1217  2023  2076  1970  57  25  41  42  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved