电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28F002PA-12TT

产品描述High Speed CMOS Logic 8-Stage Shift-and-Store Bus Register with 3-Stage Outputs 16-PDIP -55 to 125
文件大小117KB,共16页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 全文预览

CAT28F002PA-12TT概述

High Speed CMOS Logic 8-Stage Shift-and-Store Bus Register with 3-Stage Outputs 16-PDIP -55 to 125

文档预览

下载PDF文档
CAT28F002
2 Megabit CMOS Boot Block Flash Memory
FEATURES
s
Fast Read Access Time: 90/120/150 ns
s
On-Chip Address and Data Latches
s
Blocked Architecture:
s
Electronic Signature
Licensed Intel
second source
s
100,000 Program/Erase Cycles and 10 Year
Data Retention
s
Standard Pinouts:
— One 16-KB Protected Boot Block
• Top or Bottom Locations
— Two 8-KB Parameter Blocks
— One 96-KB Main Block
— One 128-KB Main Block
s
Hardware Data Protection
s
Automated Program and Erase Algorithms
s
Automatic Power Savings Feature
s
Low Power CMOS Operation
s
12.0V
— 40-Lead TSOP
— 40-Lead PDIP
s
High Speed Programming
s
Commercial, Industrial and Automotive Tem-
perature Ranges
s
Reset/Deep PowerDown Mode
— 0.2
µ
A I
CC
Typical
— Acts as Reset for Boot Operations
±
5% Programming and Erase Voltage
DESCRIPTION
The CAT28F002 is a high speed 256K X 8-bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after sale
code updates.
The CAT28F002 has a blocked architecture with one 16
KB Boot Block, two 8 KB Parameter Blocks, one 96 KB
Main Block and one 128 KB Main Block. The Boot Block
section can be at the top or bottom of the memory map.
The Boot Block section includes a reprogramming write
lock out feature to guarantee data integrity. It is de-
signed to contain secure code which will bring up the
system minimally and download code to other locations
of CAT28F002.
The CAT28F002 is designed with a signature mode
which allows the user to identify the IC manufacturer and
device type. The CAT28F002 is also designed with on-
Chip Address Latches, Data Latches, Programming and
Erase Algorithms. A deep power-down mode lowers the
total V
cc
power consumption 1µw typical.
The CAT28F002 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 40-pin TSOP and 40-pin PDIP packages.
BLOCK DIAGRAM
ADDRESS
COUNTER
WRITE STATE
MACHINE
RP
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
ERASE VOLTAGE
SWITCH
I/O0–I/O7
I/O BUFFERS
STATUS
REGISTER
DATA
LATCH
COMPARATOR
ADDRESS LATCH
SENSE
AMP
CE
OE
Y-GATING
Y-DECODER
16K-BYTE BOOT BLOCK
8K-BYTE PARAMETER BLOCK
8K-BYTE PARAMETER BLOCK
96K-BYTE MAIN BLOCK
128K-BYTE MAIN BLOCK
A0–A17
VOLTAGE VERIFY
SWITCH
X-DECODER
28F002 F01
© 1998 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25072-00 2/98 F-1
32位摇摇棒
快毕业了,没什么做的,就做了个摇摇棒,上次也做到了个,但那次是16位的,这次做了个32位。它可以显示两行字,分辨率更高,但棒子也要求更长,摇起来更累。 我已将视频上传到优酷,地址:http ......
ginny DIY/开源硬件专区
FPGA 调用USB2.0 的CORE
有人用过opencores上那个USB 2.0设备IP在FPGA上实现过吗?PHY芯片打算用cy7c68000有需要修改的地方吗?还是可以直接使用。 应该注意些什么...
eeleader-mcu FPGA/CPLD
EEWORLD大学堂----物联网概论
物联网概论:https://training.eeworld.com.cn/course/4135...
老白菜 聊聊、笑笑、闹闹
程序不知哪出问题液晶什么也不显示
此为程序,求大神帮助 #include #include #define SYSCLK 24500000 #define uchar unsigned char #define uint unsigned int sfr16 TMR2RL = 0xca; // Time ......
wtkkl123 51单片机
汇编求助,谢谢
使用汇编指令时,使用跳转指令JEQ出现“PC offset out of range”的错误,请问可以用什么指令代替JEQ实现大范围寻址?...
abab0908 NXP MCU
WinCE5.0的模拟器
在VS2005下怎么没有wince5.0的模拟器,到哪有的下载? 注意: 是"wince5.0的模拟器", 不是"pocket pc的模拟器",也不是"smart phone的模拟器"...
caosc 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2334  936  1301  2047  125  21  53  9  43  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved