电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962G9655602VXC

产品描述Serial In Parallel Out, AC Series, 8-Bit, Right Direction, True Output, CMOS, CDFP14, BOTTOM BRAZED, CERAMIC, DFP-14
产品类别逻辑    逻辑   
文件大小202KB,共10页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962G9655602VXC概述

Serial In Parallel Out, AC Series, 8-Bit, Right Direction, True Output, CMOS, CDFP14, BOTTOM BRAZED, CERAMIC, DFP-14

5962G9655602VXC规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明DFP,
Reach Compliance Codeunknown
ECCN代码3A001.A.1.A
计数方向RIGHT
系列AC
JESD-30 代码R-CDFP-F14
JESD-609代码e4
逻辑集成电路类型SERIAL IN PARALLEL OUT
位数8
功能数量1
端子数量14
最高工作温度125 °C
最低工作温度-55 °C
输出极性TRUE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
传播延迟(tpd)25 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.921 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.6 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量500k Rad(Si) V
触发器类型POSITIVE EDGE
宽度6.2865 mm
Base Number Matches1

文档预览

下载PDF文档
UT54ACS164E/UT54ACTS164E
Radiation-Hardened
8-Bit Shift Registers
FEATURES
AND-gated (enable/disable) serial inputs
Fully buffered clock and serial inputs
Direct clear
0.6µm
CRH CMOS Process
- Latchup immune
High speed
Low power consumption
Wide operating power supply from 3.0V to 5.5V
Available QML Q or V processes
Flexible package
- 14-lead flatpack
FUNCTION TABLE
INPUTS
CLR
L
H
H
H
H
CLK
X
L
A
X
X
H
L
X
B
X
X
H
X
L
Q
A
L
Q
A0
H
L
L
OUTPUTS
Q
B
L
Q
B0
Q
An
Q
An
Q
An
...
Q
H
L
Q
H0
Q
Gn
Q
Gn
Q
Gn
DESCRIPTION
The UT54ACS164E and the UT54ACTS164E are 8-bit shift
registers which feature AND-gated serial inputs and an asyn-
chronous clear. The gated serial inputs (A and B) permit com-
plete control over incoming data. A low at either input inhibits
entry of new data and resets the first flip-flop to the low level
at the next clock pulse. A high-level at both serial inputs sets
the first flip-flop to the high level at the next clock pulse. Data
at the serial inputs may be changed while the clock is high or
low, providing the minimum setup time requirements are met.
Clocking occurs on the low-to-high-level transition of the clock
input.
The devices are characterized over full military temperature
range of -55°C to +125°C.
Notes:
1. Q
A0
, Q
B0
, Q
H0
= the level of Q
A
, Q
B
or Q
H
, respectively, before the indicated
steady-state input conditions were established.
2. Q
An
and Q
Gn
= the level of Q
A
or Q
G
before the most recent
transition of
the clock; indicates a one-bit shift.
LOGIC SYMBOL
(9)
CLR
(8)
CLK
A
(1)
(2)
SRG8
R
C1/
&
1D
(3)
(4)
PINOUT
14-Lead Flatpack
Top View
A
B
Q
A
Q
B
Q
C
Q
D
V
SS
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
DD
Q
H
Q
G
Q
F
Q
E
CLR
CLK
B
Q
A
Q
B
(5)
Q
(6)
C
Q
D
(10)
Q
(11)
E
Q
(12)
F
Q
(13)
G
Q
H
Note:
1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and
IEC Publication 617-12.
PLC视频资料
大家想了解更多PLC知识或PLC视频教学。请登陆WW .PLCJS.COM...
lfn123 工业自动化与控制
端午忆屈原
屈平,字原,通常称为屈原,又自云名正则,字灵均,汉族,战国末期楚国丹阳(今湖北秭归)人,楚武王熊通之子屈瑕的后代。屈原虽忠事楚怀王,却屡遭排挤,怀王死后又因顷襄王听信谗言而被流放 ......
785180572 聊聊、笑笑、闹闹
5.1的选择<<<世界500强公司在上海职位介绍>>>
福利体系:18% 住房补贴,7% 交通补贴+600,年底双薪,年终2.5-3个月工资 奖金,另外每年3000元左右 现金保单,30万 人生意外险和重大疾病险。 公司为个人缴纳的保险分为两种形式,如果有居住 ......
niantianxia 嵌入式系统
求助一个弱弱的问题。。。
如果做一个数字电压表,它的量程是由AD的输入电压量程决定的吗?如何增大量程呢?...
ty180117511 单片机
嵌入式视频图像压缩模块的USB接口设计
摘要:本文介绍了一种嵌入式视频图像压缩模块的USB接口设计方案,给出了该系统的硬件实现方案以及USB控制芯片CY7C68013在系统中的应用,并编写了USB固件程序、嵌入式操作系统Windows CE.net下的U ......
sunnyzeng1 嵌入式系统
ISE13.2 编译时候出的错,该怎么解决?
ERROR:EDK - INFO:Security:56 - Part 'xc6slx9' is not a WebPack part. INFO:Security:60 - The XILINXD_LICENSE_FILE environment variable is set to 'C:\Xilinx\Xilinx.lic'. INFO:Securit ......
chenzhufly FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2529  1843  1697  2480  1500  20  37  33  13  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved