电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F0422901VXA

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, 1536-Cell, CMOS, CQFP208, CERAMIC, QFP-208
产品类别可编程逻辑器件    可编程逻辑   
文件大小378KB,共38页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962F0422901VXA概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, 1536-Cell, CMOS, CQFP208, CERAMIC, QFP-208

5962F0422901VXA规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明QFF, TPAK208,2.9SQ,20
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F208
JESD-609代码e0
长度27.991 mm
可配置逻辑块数量1536
等效关口数量320640
输入次数99
逻辑单元数量1536
输出次数99
端子数量208
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装等效代码TPAK208,2.9SQ,20
封装形状SQUARE
封装形式FLATPACK
电源2.5,3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度3.302 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量300k Rad(Si) V
宽度27.991 mm
Base Number Matches1

文档预览

下载PDF文档
REVISIONS
LTR
DESCRIPTION
Add QML-Q device type 03 with additional screening called out in
section 4. Low Temperature Operating Life (LTOL) test added to
section 4. Correction to section 1.3, remove paragraph 3.12. Added
oscillator test to Table I, also changed leakage current I
IN2
for F rad
hard devices from minimum of -20
μA
to -50
μA,
and a maximum of 5
μA,
to -50
μA.
Made changes to footnotes 1/ 3/, and 4/of Table I. ksr
Made changes to Table I Vol and V
OH
condition blocks, significant
change to I
CC
and I
CCIO
. Added a new footnote 5/ to Table I and
renumbered the rest of the original footnotes. Changed the A3
dimension on both packages X and Y. Removed figure 5. ksr
DATE (YR-MO-DA)
APPROVED
A
06-08-25
Raymond Monnin
B
08-02-08
Robert M. Heber
REV
SHEET
REV
SHEET
REV STATUS
OF SHEETS
PMIC N/A
B
35
B
15
B
36
B
16
B
37
B
17
B
18
REV
SHEET
PREPARED BY
Kenneth Rice
CHECKED BY
Raj Pithadia
B
19
B
20
B
21
B
1
B
22
B
2
B
23
B
3
B
24
B
4
B
25
B
5
B
26
B
6
B
27
B
7
B
28
B
8
B
29
B
9
B
30
B
10
B
31
B
11
B
32
B
12
B
33
B
13
B
34
B
14
STANDARD
MICROCIRCUIT
DRAWING
THIS DRAWING IS
AVAILABLE
FOR USE BY ALL
DEPARTMENTS
AND AGENCIES OF THE
DEPARTMENT OF DEFENSE
AMSC N/A
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43218-3990
http://www.dscc.dla.mil
APPROVED BY
Raymond Monnin
DRAWING APPROVAL DATE
05-09-06
REVISION LEVEL
B
MICROCIRCUIT, MEMORY, DIGITAL, CMOS,
FIELD PROGRAMMABLE GATE ARRAY
(FPGA) 320K GATES with 24 dual-port SRAM
modules, RADIATION HARDENED,
MONOLITHIC SILICON
SIZE
CAGE CODE
A
SHEET
67268
1 OF
37
5962-04229
DSCC FORM 2233
APR 97
5962-E184-08

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 314  1124  1855  524  934  44  16  42  57  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved