电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0422903VVC

产品描述Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CQFP208, CERAMIC, QFP-288
产品类别可编程逻辑器件    可编程逻辑   
文件大小926KB,共38页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962R0422903VVC概述

Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CQFP208, CERAMIC, QFP-288

5962R0422903VVC规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明QFF,
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F208
JESD-609代码e4
长度40 mm
可配置逻辑块数量960
等效关口数量248160
端子数量208
最高工作温度125 °C
最低工作温度-40 °C
组织960 CLBS, 248160 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.42 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层GOLD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量100k Rad(Si) V
宽度40 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Show入门时的DIY小东西集
在学校读书时,做了好多小东西,这些东西都是用万用板焊接的,这么对年了,一直带在身边,现在Show出来,同时把代码图纸都完全开源,希望对还没人门的网友参考参考。...
zhaojun_xf 51单片机
利用VGA卡实现LED大屏幕显示系统的同步
利用VGA卡实现LED大屏幕显示系统的同步 谁有这方面的经验或设计方案,可以商量合作。 联系QQ:49005896 seion@163.com...
blackholes522 嵌入式系统
学习板循环利用计划之TMS320F28027-48Pin评估板
学习使用Piccolo 28027有一段时间了,由于没有应用到实际项目里,只是熟悉了CCS4开发环境,学习了配套例程,所以没能分享太多的心得体会,惭愧惭愧。现响应学习板循环利用计划,觅下一站,有意 ......
David_Lee 淘e淘
TI公司基于USB Type-C快充
本帖最后由 qwqwqw2088 于 2017-12-18 21:03 编辑  USB Type-C™ 和 USB 电力输送是令人兴奋的新标准,允许客户使用单根可翻转电缆连接个人电子产品。德州仪器 (TI) 可通过 最完整的 ......
qwqwqw2088 模拟与混合信号
EVC滴答数问题
EVC里面的滴答数是不是和硬件有关系, 而不像WINDOWS一样,一滴答代表1毫秒?? 我现在有一下需求,如何实现好。 设定操作时长,比如10秒. 循环做操作。每做完操作,看是否超过了定的时 ......
qqqyyy10000 嵌入式系统
vs2005下远程部署的奇怪问题
求助: vs2005下运行从Mobile 6移植过来的程序,使用远程部署到S3C2440平台时总提示“无法启动程序“%CSIDL_PROGRAM_FILES%\XX"(XX为具体程序名),指定程序要求更新windows版本”;观察 ......
精灵小妹 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 859  2913  1316  203  2706  35  37  19  33  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved