电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

COREU1LL-AR

产品描述CoreU1LL UTOPIA Level 1 Link-Layer Interface
文件大小73KB,共8页
制造商Actel
官网地址http://www.actel.com/
下载文档 选型对比 全文预览

COREU1LL-AR在线购买

供应商 器件名称 价格 最低购买 库存  
COREU1LL-AR - - 点击查看 点击购买

COREU1LL-AR概述

CoreU1LL UTOPIA Level 1 Link-Layer Interface

文档预览

下载PDF文档
CoreU1LL UTOPIA Level 1 Link-Layer Interface
Product Summary
IDE and Industry Standard Synthesis and
Simulation Tools
RTL Version
– VHDL Source Code
– Core Synthesis and Simulation Scripts
Actel-Developed
Testbench
(VHDL)
Fully
Supported by Industry-Standard Simulation Tools
Intended Use
Standard UTOPIA Level 1 Interface to any ATM
PHY-Layer Device
Key Features
Standard 8-Bit, 25 MHz UTOPIA Level 1 Link-Layer
(Master) Interface Complies with the ATM Forum
UTOPIA Specification, Level 1 Version 2.01 (af-phy-
0017.000)
Separate Tx and Rx Clocks and Interface Pins
Supports Cell-Level Handshake for 53- or 54-byte
ATM Cells with Automatic Add/Drop of the UDF2
Field in the ATM Header in 53-byte Mode
16-Bit (54-byte) User Interfaces can be Used
Directly or Bolt-Up to One of Actel's ATM Cell
Buffer Blocks: ATMBUFx
Design Tools Support
Simulation: VITAL-Compliant VHDL and OVI-
Compliant Verilog Simulators
Synthesis: LeonardoSpectrum
TM
, Synplify
®
, Design
Compiler
®
, FPGA Compiler
TM
, and FPGA Express
TM
Contents
General Description ...................................................
Device Requirements .................................................
UTOPIA Interface .......................................................
User Interface .............................................................
Ordering Information ................................................
List of Changes ...........................................................
Datasheet Categories .................................................
1
2
2
3
6
7
7
Supported Families
Fusion
ProASIC3/E
ProASIC
PLUS®
Axcelerator
®
Core Deliverables
Netlist Version
– Compiled RTL Simulation Model Fully
Supported in the Actel Libero
®
Integrated
Design Environment (IDE)
– Structural VHDL and Verilog Netlists (with and
without I/O Pads) Compatible with Actel Libero
General Description
CoreU1LL is a UTOPIA Level 1 Link-Layer (Master)
interface core that connects directly to any ATM PHY-
Layer (Slave) device and user logic (or optional ATM cell
buffer blocks) to provide an interface between the PHY-
Layer device and a non-standard Link-Layer device or
user logic (Figure
1).
RX
Utopia
Level 1
PHY-Layer
Device
CoreATMBUF3
TX
CoreU1LL
CoreATMBUF3
User
Logic
Other
Device
Figure 1 •
Block Diagram
December 2005
© 2005 Actel Corporation
v 4 .0
1

COREU1LL-AR相似产品对比

COREU1LL-AR COREU1LL-AN COREU1LL-SN COREU1LL-EV COREU1LL-XX COREU1LL-UR COREU1LL-SR
描述 CoreU1LL UTOPIA Level 1 Link-Layer Interface CoreU1LL UTOPIA Level 1 Link-Layer Interface CoreU1LL UTOPIA Level 1 Link-Layer Interface CoreU1LL UTOPIA Level 1 Link-Layer Interface CoreU1LL UTOPIA Level 1 Link-Layer Interface CoreU1LL UTOPIA Level 1 Link-Layer Interface CoreU1LL UTOPIA Level 1 Link-Layer Interface
为什么激光不会是白色的?
光的颜色是由光的频率决定的,白光实际上是由七种不同颜色的光组成的,而激光是由单一频率(或频率很接近)的光形成的,所以激光不能是白光。 此内容由EEWORLD论坛网友xianlingyue原创,如 ......
xianlingyue 创意市集
CCS3.3 硬仿真下clock函数使用
大家好, 最近在使用CCS3.3硬仿真时,需要使用clock函数来测试代码运行时间,请问在硬仿真下使用clock的方法(有什么需要配置或者特俗申明的)? 另外,clcok在硬环境下测试的cycle考虑了memo ......
countryhotel DSP 与 ARM 处理器
论为啥和程序员难以交流♂
just for fun...
okhxyyo 聊聊、笑笑、闹闹
【GD32L233C-START评测】七、TIMER
使用TIMER2定时器产生1ms计时中断驱动板载LED4闪烁,同时也驱动PA6引脚产生同样的中断并利用逻辑分析仪采样验证。 一、实验资源 1、GD32L233C-START; 2、Keil V5.36.0.0; 3、逻辑分 ......
lising GD32 MCU
89S52求助
外围图 19582 当P1.4 P1.5 P1.6 任意一脚保持1秒低电平时。P1.2脚为高电平。 (期间有高电平出现,需重新保存1秒低电平。) 这个功能的实现,程序应该如何编写! 希望大侠们帮忙解答下!深表 ......
nxx001 单片机
【挑战Energia-ID0203A】TI-MSP430 valueLine 初探
2.7 LauchPad MSP430G2xx基于前述的Valueline芯片,使用的就是专有的开发板,MSP-EXP430G2 LaunchPad Development Kit , 336257336256 开发板的参数是最大16kB Flash, 512B RAM, 16MHz CPU ......
北方 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 105  2790  1146  2841  2221  3  57  24  58  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved