电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SM0-67202L-40MHXXX

产品描述FIFO, 1KX9, 40ns, Asynchronous, CMOS, DIE
产品类别存储    存储   
文件大小181KB,共17页
制造商TEMIC
官网地址http://www.temic.de/
下载文档 详细参数 全文预览

SM0-67202L-40MHXXX概述

FIFO, 1KX9, 40ns, Asynchronous, CMOS, DIE

SM0-67202L-40MHXXX规格参数

参数名称属性值
厂商名称TEMIC
包装说明DIE
Reach Compliance Codeunknown
最长访问时间40 ns
周期时间50 ns
内存密度9216 bit
内存宽度9
功能数量1
字数1024 words
字数代码1000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织1KX9
可输出NO
并行/串行PARALLEL
认证状态Not Qualified
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
技术CMOS
温度等级MILITARY
Base Number Matches1

文档预览

下载PDF文档
M67201A/M67202A
512

9 & 1 K

9 CMOS Parallel FIFO
Introduction
The M67201A/202A implement a first-in first-out
algorithm, featuring asynchronous read/write operations.
The FULL and EMPTY flags prevent data overflow and
underflow. The Expansion logic allows unlimited
expansion in word size and depth with no timing
penalties. Twin address pointers automatically generate
internal read and write addresses, and no external address
information are required for the TEMIC FIFOs. Address
pointers are automatically incremented with the write pin
and read pin. The 9 bits wide data are used in data
communications applications where a parity bit for error
checking is necessary. The Retransmit pin reset the Read
pointer to zero without affecting the write pointer. This is
very useful for retransmitting data when an error is
detected in the system.
Using an array of eigh transistors (8 T) memory cell and
fabricated with the state of the art 1.0
µm
lithography
named SCMOS, the M 67201A/202A combine an
extremely low standby supply current (typ = 1.0
µA)
with
a fast access time at 25 ns over the full temperature range.
All versions offer battery backup data retention capability
with a typical power consumption at less than 5
µW.
For military/space applications that demand superior
levels
of
performance
and
reliability
the
M 67201A/202A is processed according to the methods
of the latest revision of the MIL STD 883 (class B or S)
and/or ESA SCC 9000.
Features
D
D
D
D
First-in first-out dual port memory
512
×
9 organisation (M 67201A)
1024
×
9 organisation (M 67202A)
Fast access time
20*, 25, 35, 45, 55 ns, commercial, industrial and
automotive
20*, 25, 30, 40, 50 ns, military
D
Wide temperature range :
– 55°C to + 125°C
D
67201AL/202AL low power 67201AV/202AV very low
power
D
Fully expandable by word width or depth
* Preview. Please Consult Sales.
D
D
D
D
D
D
D
D
Asynchronous read/write operations
Empty, full and half flags in single device mode
Retransmit capability
Bi-directional applications
Battery back-up operation : 2 V data retention
TTL compatible
Single 5 V
±
10 % Power Supply (1)
High performance SCMOS technology
(1) 3.3 V versions are also available. Please consult sales.
MATRA MHS
Rev. D (11 April. 97)
1
晶体管的置换(代换)原则
我们在维修、设计和实验或试制中,常常会碰到晶体管的置换(代换)问题。如果掌握了晶体管的置换(代换)原则,就能使工作初有成效。其置换(代换)原则可划分为三种:即类型相同、特性相近、外 ......
gjrior 汽车电子
EVE下移位的奇怪问题
请问: 1 如果我的CPU是32的,byte a=16; a...
wxwy 嵌入式系统
风电词汇中英文对照表4
sprocket 链轮齿 spur gear正齿轮 spur wheel gear正齿轮 square 平方;方块;【修】矩形,正方形的, 四方的, 直角的, 正直的, 公平的, 结清的, 平方的, 彻底的 square nut 四方螺母, ......
锐特0087 能源基础设施
altium16和17哪个靠谱 求17制作封装库教程
原来用的是09 现在用17制作集成库 感觉不太一样啊 不会用 ...
初学帝 PCB设计
xc846电动车原理图.pdf
xc846电动车原理图.pdf...
369761094 模拟电子
cpld内程序问题?请高手解答
我在CPLD内写了如下程序:always@(posedge CLK1)begin if(reset==0) OE373 = 1; else if(ADDR==7'h19&&STRB==1'b0) OE373 <= 0; else if(ADDR==7'h1B&&STRB==1'b0) ......
00yaliang FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1835  786  2681  1219  1587  41  18  9  16  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved