电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F0422902QMC

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484
产品类别可编程逻辑器件    可编程逻辑   
文件大小926KB,共38页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962F0422902QMC概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484

5962F0422902QMC规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明LGA,
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CBGA-N484
JESD-609代码e4
长度29 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量484
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码LGA
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.95 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式NO LEAD
端子节距1.27 mm
端子位置BOTTOM
总剂量300k Rad(Si) V
宽度29 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
嫦娥二号应该提高了中国在地球上的影响力吧
嫦娥二号升空了,满载这中国人激动的心情,凝聚着伟大的科技力量。这就是所谓的高科技吧,看着嫦娥奔月心里十分的激动啊!我想此时的美国佬肯定非常嫉妒吧,看着中国一颗有一颗的卫星升上宇 ......
张无忌1987 聊聊、笑笑、闹闹
尼玛什么末日都是骗人的 悲催的日子还得过下去
尼玛什么末日都是骗人的,悲催的日子还得过下去。房费、水电费、年终聚会、给老爹老娘弟弟妹妹带礼物、机票,年末荷包又该瘪了。在这个月入9000才能无压力生活的北京,我这个月入小几千的小白领 ......
zuokuadaoya 聊聊、笑笑、闹闹
我的液晶是汉升19264-6的,驱动芯片是ks0108,我写了个驱动程序,怎么驱动不起来呢
下面是我的程序,是用STC52RC 驱动的,硬件检查过多次,绝对正确,哪位帮忙看看我的程序那有问题,显示不出来,谢谢。 #include"reg52.h" #include"intrins.h" #define uint unsigned int ......
chenyi9258 嵌入式系统
USB 端口接线示意图(耳机+软件下载+耳机+数据线+FM)...
USB 端口接线示意图(耳机+软件下载+耳机+数据线+FM)......
simonprince 模拟电子
常用位移传感器的应用领域简介
  常用位移传感器的应用领域简介   一、磁致伸缩位移传感器的应用领域   1、磁致伸缩位移传感器的产品特点   * 内部非接触式测量* 性能价格比高* 多种输出方式可供选择* 防浪涌、 ......
sairvee 传感器
Xilinx ISE 提示Number of bonded IOBs 超出,这项代表什么?
Device Utilization Summary (estimated values) Logic Utilization Used Available Utilization ......
koanzhongxue FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1661  303  1241  542  2810  20  43  53  21  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved