电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962G9656301QXC

产品描述Decade Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Bidirectional, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16
产品类别逻辑    逻辑   
文件大小261KB,共10页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962G9656301QXC概述

Decade Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Bidirectional, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16

5962G9656301QXC规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明DFP,
Reach Compliance Codeunknown
计数方向BIDIRECTIONAL
系列ACT
JESD-30 代码R-CDFP-F16
JESD-609代码e4
负载/预设输入YES
逻辑集成电路类型DECADE COUNTER
工作模式SYNCHRONOUS
位数4
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
传播延迟(tpd)22 ns
认证状态Not Qualified
座面最大高度2.921 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
触发器类型POSITIVE EDGE
宽度6.731 mm
最小 fmax71 MHz
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54ACS190/UT54ACTS190
Synchronous 4-Bit Up-Down BCD Counters
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
Single down/up count control line
Look-ahead circuitry enhances speed of cascaded counters
Fully synchronous in count modes
Asynchronously presettable with load control
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS190 - SMD 5962-96562
UT54ACTS190 - SMD 5962-96563
DESCRIPTION
The UT54ACS190 and the UT54ACTS190 are synchronous 4-
bit reversible up-down BCD decade counters. Synchronous
counting operation is provided by having all flip-flops clocked
simultaneously so that the outputs change coincident with each
other when so instructed. Synchronous operation eliminates the
output counting spikes associated with asynchronous counters.
The outputs of the four flip-flops are triggered on a low-to-high-
level transition of the clock input if the enable input (CTEN) is
low. A logic one applied to CTEN inhibits counting. The di-
rection of the count is determined by the level of the down/up
(D/U) input. When D/U is low, the counter counts up and when
D/U is high, it counts down.
The counters feature a fully independent clock circuit. Changes
at control inputs (CTEN and D/U) that will modify the operating
mode have no effect on the contents of the counter until clocking
occurs.
The counters are fully programmable. The outputs may be preset
to either logic level by placing a low on the load input and en-
tering the desired data at the data inputs. The output will change
to agree with the data inputs independently of the level of the
clock input. The asynchronous load allows counters to be used
as modulo-N dividers by simply modifying the count length with
the preset inputs.
If preset to an illegal state, the counter returns to a normal se-
quence in one or two counts.
1
PINOUTS
16-Pin DIP
Top View
B
Q
B
Q
A
CTEN
D/U
Q
C
Q
D
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A
CLK
RCO
MAX/MIN
LOAD
C
D
16-Lead Flatpack
Top View
B
Q
B
Q
A
CTEN
D/U
Q
C
Q
D
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A
CLK
RCO
MAX/MIN
LOAD
C
D
Two outputs have been made available to perform the cascading
function: ripple clock and maximum/minimum (MAX/MIN)
count. The MAX/MIN output produces a high-level output
pulse with a duration approximately equal to one complete cycle
of the clock while the count is zero (all outputs low) counting
down or maximum (9) counting up.
The ripple clock output (RCO) produces a low-level output pulse
under those same conditions but only while the clock input is
low. The counters easily cascade by feeding the RCO to the
enable input of the succeeding counter if parallel clocking is
used, or to the clock input if parallel enabling is used. Use the
MAX/MIN count output to accomplish look-ahead for high-
speed operation.
The devices are characterized over full military temperature
range of -55°C to +125°C.
MAP时UCF中的PULLUP报错
小弟用的是XC6SLX9片子,UCF中有这么一行:NET "A0SD" LOC =  P33|PULLUP;这个NET是用于I2C的SDA管脚,平时需上拉,所以这么写。但是当MAPPING时,说:ERROR:MapLib:30 - LOC constraint ......
orta FPGA/CPLD
本人电子新丁,各位大神可否推荐比较有用的电子书籍或者建议
我刚入行电子音响,虽然懂些电子的原理,但不够精通,特别是电路图。本人想在空余时间看看书籍,充充电,在当当网跟京东这些网站看了好久,眼花缭乱,不知如何选择。最好先学习快速入手 ......
Blindman 模拟电子
能给发个FPGA控制ADS1605的程序吗?谢啦
哪位大神写过了,帮忙发下吧。先谢啦 qq:1099850660@qq.com ...
JasonnLee FPGA/CPLD
关于usb通信的问题 --在线等。。。
请教各位高手,本人有一个防火监控系统,将监控到的数据通过串口进行接收,现在要增加可以通过usb接口来接收监控数据。 现在不知道如何才能实现这种情况下的usb通信呢? 谢谢各位。...
zy7786879 嵌入式系统
关于用AD测电压(电压可能高于基准电压),要自动量程的,有没有什么好办法?
我的想法是要用多路,采用电阻分压,但问题卡在如何切换上?因为好像不管用什么做开关,都会在干路上产生压降,影响AD采样值~求教了,谢谢~...
tednick 模拟电子
我想说的是Beaglebone是无辜的:恶意充电器60秒黑掉你的iPhone
来源:雷锋网 出门一趟忘带了充电器咋办?还好用的是iPhone,往边上哥们一借,再搁星巴克的插座一插,搞定。但最近佐治亚理工(GIT)三名研究人员的发现就让这事没这么爽了——他们制作了一个 ......
超人 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2548  283  2116  796  483  8  33  56  36  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved