电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F0521402VXX

产品描述Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小174KB,共23页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962F0521402VXX概述

Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48

5962F0521402VXX规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码DFP
包装说明DFP,
针数48
Reach Compliance Codeunknown
ECCN代码EAR99
JESD-30 代码R-CDFP-F48
长度16.002 mm
端子数量48
最高工作温度125 °C
最低工作温度-55 °C
最大输出时钟频率200 MHz
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
主时钟/晶体标称频率200 MHz
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.921 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式FLAT
端子节距0.635 mm
端子位置DUAL
总剂量300k Rad(Si) V
宽度9.652 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT7R995 & UT7R995C RadClock
TM
RadHard 2.5V/3.3V 200MHz High-Speed
Multi-phase PLL Clock Buffer
Advanced Data Sheet
November 30, 2005
FEATURES:
+3.3V Core Power Supply
+2.5V or +3.3V Clock Output Power Supply
- Independent Clock Output Bank Power Supplies
Output frequency range: 6 MHz to 200 MHz
Output-output skew < 100 ps
Cycle-cycle jitter < 100 ps
± 2% maximum output duty cycle
Eight LVTTL outputs with selectable drive strength
Selectable positive- or negative-edge synchronization
Selectable phase-locked loop (PLL) frequency range and
lock indicator
Phase adjustments in 625 to 1300 ps steps up to ± 7.8 ns
(1-6,8,10,12) x multiply and (1/2,1/4) x divide ratios
Compatible with Spread-Spectrum reference clocks
Power-down mode
Selectable reference input divider
Radiation performance
- Total-dose tolerance: 300 krad (Si) and 1 Mrad (Si)
- SEL Immune to a LET of 109 MeV-cm
2
/mg
- SEU Immune to a LET of 109 MeV-cm
2
/mg
- SET: Contact factory for details
Military temperature range: -55
o
C to +125
o
C
Packaging options:
- 48-Lead Ceramic Flatpack
Standard Microcircuit Drawing: 5962-05214
- QML-Q and QML-V compliant part
The devices also feature split output bank power supplies that
enable banks 1 & 2, bank 3, and bank 4 to operate at a different
power supply levels. The ternary PE/HD pin controls the syn-
chronization of output signals to either the rising or the falling
edge of the reference clock and selects the drive strength of the
output buffers. The UT7R995 and UT7R995C both interface
to a digital clock while the UT7R995C will also interface to a
quartz crystal.
EN
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
T
4F0
4F1
sOE
PD/DIV
PE/HD
V
DD
V
DD
Q3
3Q1
3Q0
V
SS
V
SS
V
DD
FB
V
DD
V
SS
V
SS
2Q1
2Q0
V
DD
Q1
LOCK
V
SS
DS0
DS1
1F0
The user programs both the frequency and the phase of the out-
put banks through nF[1:0] and DS[1:0] pins. The adjustable
phase feature allows the user to skew the outputs to lead or lag
the reference clock. Connect any one of the outputs to the
feedback input to achieve different reference frequency multi-
plication and division ratios.
IN
INTRODUCTION:
The UT7R995/UT7R995C is a low-voltage, low-power, eight-
output, 6-to-200 MHz clock driver. It features output phase
programmability which is necessary to optimize the timing of
high-performance microprocessor and communication sys-
tems.
D
EV
UT7R995
&
UT7R995C
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
3F1
3F0
FS
V
SS
V
SS
V
DD
Q4
4Q1
4Q0
V
SS
V
SS
V
DD
XTAL1
NC/XTAL2
V
DD
V
SS
V
SS
1Q1
1Q0
V
DD
Q1
V
SS
TEST
2F1
2F0
1F1
EL
1
O
PM
Figure 1. 48-Lead Ceramic Flatpack Pin Description
电磁波频谱的划分
电磁波频谱的划分: 1、甚低频(VLF)3 kHz~30 kHz,对应电磁波的波长为甚长波100 km~10 km; 2、低频(LF)30 kHz ~300 kHz,对应电磁波的波长为长波10 km~1 km; 3、中频(MF)300 kHz~300 ......
Aguilera 无线连接
各种液晶屏显示例子,这是我存了几年的东西,希望有用
保存了几年的液晶屏显示例程,希望对新手有所帮助···...
brattt Microchip MCU
基于AD5933的便携阻抗测量仪
要做一个便携的阻抗测量仪 用AD5933做主要芯片 用单片机控制 用电池供电 怎么设计 需要什么芯片...
sldss ADI 工业技术
求救帮小弟 看懂这段程序!!!!!!!!!!!!!!!!!!!!!!!!
ub_3FE80: ; CODE XREF: seg002:7786P ; sub_3FF12+1CP ... cmp r7, #0 jmpr cc_NZ, loc_3FEC4 mov MDL, r5 mov MDH, # ......
caobenda 嵌入式系统
推荐几款适合去年LC谐振放大器用的单电源运放
本帖最后由 paulhyde 于 2014-9-15 03:33 编辑 符合低功耗、低电压轨到轨的运放就查带以下几款符合要求的, LTC6246、OPA355、OPA835、opa890,最犀利的就是接下的一款opa836 ...
longhaozheng 电子竞赛
pc写SD卡,能否在sd卡上移植fatfs,通过stm32读sd卡中的文件呢?
如题,请高手指点! 另外,我使用fatfs格式化sd卡后,sd卡的每一个扇区数据都一样,fat区也被损坏,是不是sd卡坏了.........
wcg stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1810  1127  1112  2858  94  11  8  33  41  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved