电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-R9583403QXA

产品描述Line Receiver, CDFP16, CERAMIC, FP-16
产品类别模拟混合信号IC    驱动程序和接口   
文件大小102KB,共11页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962-R9583403QXA概述

Line Receiver, CDFP16, CERAMIC, FP-16

5962-R9583403QXA规格参数

参数名称属性值
厂商名称Cobham PLC
零件包装代码DFP
包装说明,
针数16
Reach Compliance Codeunknown
ECCN代码EAR99
接口集成电路类型LINE RECEIVER
JESD-30 代码R-CDFP-F16
JESD-609代码e0
端子数量16
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装形状RECTANGULAR
封装形式FLATPACK
认证状态Not Qualified
表面贴装YES
端子面层TIN LEAD
端子形式FLAT
端子位置DUAL
总剂量100k Rad(Si) V
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54LVDSC032 Quad Receiver
Data Sheet
December, 2008
www.aeroflex.com/lvds
FEATURES
>155.5 Mbps (77.7 MHz) switching rates
+340mV differential signaling
5 V power supply
Cold Spare LVDS inputs
TTL compatible outputs
Ultra low power CMOS technology
8.0ns maximum propagation delay
3.0ns maximum differential skew
Operational environment; total dose irradiation testing to
MIL-STD-883 Method 1019
- Total-dose: 300 krad(Si)
- Latchup immune (LET > 100 MeV-cm
2
/mg)
Packaging options:
- 16-lead flatpack (dual in-line)
Standard Microcircuit Drawing 5962-95834
- QML Q and V compliant part
Compatible with IEEE 1596.3SCI LVDS
Compatible with ANSI/TIA/EIA 644-1996 LVDS Standard
INTRODUCTION
The UT54LVDSC032 Quad Receiver is a quad CMOS
differential line receiver designed for applications requiring
ultra low power dissipation and high data rates. The device is
designed to support data rates in excess of 155.5 Mbps (77.7
MHz) utilizing Low Voltage Differential Signaling (LVDS)
technology.
The UT54LVDSC032 accepts low voltage (340mV) differential
input signals and translates them to 5V TTL output levels. The
receiver supports a three-state function that may be used to
multiplex outputs. The receiver also supports OPEN, shorted
and terminated (100
Ω)
input fail-safe. Receiver output will be
HIGH for all fail-safe conditions.
The UT54LVDSC032 and companion quad line driver
UT54LVDS031 provides new alternatives to high power
pseudo-ECL devices for high speed point-to-point interface
applications.
All LVDS pins have Cold Spare buffers. These buffers will be
high impedance when V
DD
is tied to V
SS
.
R
IN1+
R
IN1-
+
R1
-
R
OUT1
R
IN2+
R
IN2-
+
R2
-
R
OUT2
R
IN3+
R
IN3-
+
R3
-
R
OUT3
R
IN4+
R
IN4-
EN
EN
+
R4
-
R
OUT4
Figure 1. UT54LVDSC032 Quad Receiver Block Diagram
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1403  1577  2035  379  2219  54  52  36  40  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved