电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9957301NTB

产品描述QPro Virtex 2.5V QML High-Reliability FPGAs
产品类别可编程逻辑器件    可编程逻辑   
文件大小230KB,共31页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

5962-9957301NTB概述

QPro Virtex 2.5V QML High-Reliability FPGAs

5962-9957301NTB规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码QFP
包装说明QFP, HQFP240,1.37SQ,20
针数240
Reach Compliance Codeunknow
ECCN代码3A001.A.2.C
CLB-Max的组合延迟0.8 ns
JESD-30 代码S-PQFP-G240
JESD-609代码e0
长度32 mm
可配置逻辑块数量3456
等效关口数量661111
输入次数166
逻辑单元数量15552
输出次数166
端子数量240
最高工作温度125 °C
最低工作温度-55 °C
组织661111 GATES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码HQFP240,1.37SQ,20
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.2/3.6,2.5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535
座面最大高度4.1 mm
最大供电电压2.625 V
最小供电电压2.375 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度32 mm
Base Number Matches1

文档预览

下载PDF文档
7
0
R
QPro Virtex 2.5V QML
High-Reliability FPGAs
0
2
DS002 (v1.5) December 5, 2001
Preliminary Product Specification
0.22
µm
5-layer metal process
100% factory tested
Available to Standard Microcircuit Drawings
-
-
-
-
5962-99572 for XQV300
5962-99573 for XQV600
5962-99574 for XQV1000
Contact Defense Supply Center Columbus (DSCC)
for more information at
http://www.dscc.dla.mil
Features
Certified to MIL-PRF-38535 (Qualified Manufacturer
Listing)
Guaranteed over the full military temperature range
(–55°C to +125°C)
Ceramic and Plastic Packages
Fast, high-density Field-Programmable Gate Arrays
-
-
-
-
-
-
-
Densities from 100K to 1M system gates
System performance up to 200 MHz
Hot-swappable for Compact PCI
16 high-performance interface standards
Connects directly to ZBTRAM devices
Four dedicated delay-locked loops (DLLs) for
advanced clock control
Four primary low-skew global clock distribution
nets, plus 24 secondary global nets
LUTs configurable as 16-bit RAM, 32-bit RAM,
16-bit dual-ported RAM, or 16-bit Shift Register
Configurable synchronous dual-ported 4K-bit
RAMs
Fast interfaces to external high-performance RAMs
Dedicated carry logic for high-speed arithmetic
Dedicated multiplier support
Cascade chain for wide-input functions
Abundant registers/latches with clock enable, and
dual synchronous/asynchronous set and reset
Internal 3-state bussing
IEEE 1149.1 boundary-scan logic
Die-temperature sensing device
Description
The QPro™ Virtex™ FPGA family delivers high-perfor-
mance, high-capacity programmable logic solutions. Dra-
matic increases in silicon efficiency result from optimizing
the new architecture for place-and-route efficiency and
exploiting an aggressive 5-layer-metal 0.22
µm
CMOS pro-
cess. These advances make QPro Virtex FPGAs powerful
and flexible alternatives to mask-programmed gate arrays.
The Virtex family comprises the four members shown in
Table 1.
Building on experience gained from previous generations of
FPGAs, the Virtex family represents a revolutionary step
forward in programmable logic design. Combining a wide
variety of programmable system features, a rich hierarchy of
fast, flexible interconnect resources, and advanced process
technology, the QPro Virtex family delivers a high-speed
and high-capacity programmable logic solution that
enhances design flexibility while reducing time-to-market.
Refer to the
“Virtex™ 2.5V Field Programmable Gate
Arrays”
commercial data sheet for more information on
device architecture and timing specifications.
Multi-standard SelectI/O™ interfaces
Built-in clock-management circuitry
Hierarchical memory system
-
-
-
Flexible architecture that balances speed and density
-
-
-
-
-
-
-
Supported by FPGA Foundation™ and Alliance
Development Systems
-
-
Complete support for Unified Libraries, Relationally
Placed Macros, and Design Manager
Wide selection of PC and workstation platforms
Unlimited reprogrammability
Four programming modes
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
SRAM-based in-system configuration
-
-
DS002 (v1.5) December 5, 2001
Preliminary Product Specification
www.xilinx.com
1-800-255-7778
1
关于KernelIoControl函数问题
KernelIoControl()函数的作用是干嘛的?还有各个参数代表什么? 去调PDA的冷启动和热启动要怎么用它?...
xouxie 嵌入式系统
电源设计小贴士 13:小心别被电感磁芯损耗烫伤
您是否有过为降压稳压器充电、进行满功率测试,随后在进行电感指端温度测试时留下了永久(烫伤)印记的经历呢?或许过高的磁芯损耗和交流绕组损耗就是罪魁祸首。在 100-kHz 开关频率下,一般不 ......
德州仪器 模拟电子
最经典的比较器论文
最经典的比较器论文...
linda_xia 模拟电子
IGBT驱动电路分析
为大家服务,IGBT驱动电路分析文章共享!...
eeleader 工业自动化与控制
STM32建立固件库工程
关于工程MDK就不过多介绍,直接开始建立搭建工程:1) 首先我们先建立以下文件目录:187922 Core用来存放CM3核心文件和启动文件,Libraries用来存放库文件和头文件,OBJ 是用来存放编译过程文 ......
shmily53 ARM技术
modelsim 问题
今天在程序仿真的时候,突然产生一个问题,modelsim 突然出现了问题:工具栏上的所有出口都打不开,并弹出:Error:Invalid time value:{Error reading variable from kernel }! 请问大家这个问 ......
passion07 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2157  1997  721  1523  1068  44  41  15  31  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved