电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9957201NUA

产品描述QPro Virtex 2.5V QML High-Reliability FPGAs
产品类别可编程逻辑器件    可编程逻辑   
文件大小230KB,共31页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

5962-9957201NUA概述

QPro Virtex 2.5V QML High-Reliability FPGAs

5962-9957201NUA规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码BGA
包装说明LBGA, BGA432,31X31,50
针数432
Reach Compliance Codecompli
ECCN代码3A001.A.2.C
CLB-Max的组合延迟0.8 ns
JESD-30 代码S-PBGA-B432
JESD-609代码e0
长度40 mm
可配置逻辑块数量1536
等效关口数量322970
输入次数316
逻辑单元数量6912
输出次数316
端子数量432
最高工作温度125 °C
最低工作温度-55 °C
组织322970 GATES
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA432,31X31,50
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.2/3.6,2.5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535
座面最大高度1.7 mm
最大供电电压2.625 V
最小供电电压2.375 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度40 mm
Base Number Matches1

文档预览

下载PDF文档
7
0
R
QPro Virtex 2.5V QML
High-Reliability FPGAs
0
2
DS002 (v1.5) December 5, 2001
Preliminary Product Specification
0.22
µm
5-layer metal process
100% factory tested
Available to Standard Microcircuit Drawings
-
-
-
-
5962-99572 for XQV300
5962-99573 for XQV600
5962-99574 for XQV1000
Contact Defense Supply Center Columbus (DSCC)
for more information at
http://www.dscc.dla.mil
Features
Certified to MIL-PRF-38535 (Qualified Manufacturer
Listing)
Guaranteed over the full military temperature range
(–55°C to +125°C)
Ceramic and Plastic Packages
Fast, high-density Field-Programmable Gate Arrays
-
-
-
-
-
-
-
Densities from 100K to 1M system gates
System performance up to 200 MHz
Hot-swappable for Compact PCI
16 high-performance interface standards
Connects directly to ZBTRAM devices
Four dedicated delay-locked loops (DLLs) for
advanced clock control
Four primary low-skew global clock distribution
nets, plus 24 secondary global nets
LUTs configurable as 16-bit RAM, 32-bit RAM,
16-bit dual-ported RAM, or 16-bit Shift Register
Configurable synchronous dual-ported 4K-bit
RAMs
Fast interfaces to external high-performance RAMs
Dedicated carry logic for high-speed arithmetic
Dedicated multiplier support
Cascade chain for wide-input functions
Abundant registers/latches with clock enable, and
dual synchronous/asynchronous set and reset
Internal 3-state bussing
IEEE 1149.1 boundary-scan logic
Die-temperature sensing device
Description
The QPro™ Virtex™ FPGA family delivers high-perfor-
mance, high-capacity programmable logic solutions. Dra-
matic increases in silicon efficiency result from optimizing
the new architecture for place-and-route efficiency and
exploiting an aggressive 5-layer-metal 0.22
µm
CMOS pro-
cess. These advances make QPro Virtex FPGAs powerful
and flexible alternatives to mask-programmed gate arrays.
The Virtex family comprises the four members shown in
Table 1.
Building on experience gained from previous generations of
FPGAs, the Virtex family represents a revolutionary step
forward in programmable logic design. Combining a wide
variety of programmable system features, a rich hierarchy of
fast, flexible interconnect resources, and advanced process
technology, the QPro Virtex family delivers a high-speed
and high-capacity programmable logic solution that
enhances design flexibility while reducing time-to-market.
Refer to the
“Virtex™ 2.5V Field Programmable Gate
Arrays”
commercial data sheet for more information on
device architecture and timing specifications.
Multi-standard SelectI/O™ interfaces
Built-in clock-management circuitry
Hierarchical memory system
-
-
-
Flexible architecture that balances speed and density
-
-
-
-
-
-
-
Supported by FPGA Foundation™ and Alliance
Development Systems
-
-
Complete support for Unified Libraries, Relationally
Placed Macros, and Design Manager
Wide selection of PC and workstation platforms
Unlimited reprogrammability
Four programming modes
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
SRAM-based in-system configuration
-
-
DS002 (v1.5) December 5, 2001
Preliminary Product Specification
www.xilinx.com
1-800-255-7778
1
C-STAT發現之問題
本帖最后由 RexK 于 2015-8-14 13:51 编辑 210492 請教高手 我的執行C-STAT時,發生警示是否需要理會, 還是這代表會發生甚麼錯誤 ADC12CTL0 &=~ 0x0002; ADC12MCTL0 = 0x00; ......
RexK 微控制器 MCU
为什么FIQ模式没有得到广泛应用
1、一般的嵌入式芯片,只有主流程和中断两类优先级事件。为什么ARM在某些芯片上开发了FIQ模式? 2、一般操作系统,通过定时器中断进行任务管理,从而实现多优先级任务。如果支持FIQ模式,也能 ......
yingfei1a2 ARM技术
低压无功补偿装置
静止无功发生器定义:静止无功发生器,英文描述:static var generator,简称SVG。又称动态无功补偿发生装置,或静止同步补偿器。是指由自换相的电力半导体桥式变流器来进行动态无功补偿的装置 ......
xinyuanrui 淘e淘
大家谈谈都用什么板子啊?(被坑的分数要回来了,散分!)
我想了解一下大家现在都在用什么开发板啊,将来准备用什么开发板呢? 能总是谈技术,总要看看未来吧,想做个统计,看看啥是当前主流,将来的趋向是什么。 另外,也欢迎大家谈谈对CE前景的看法...
yuexiaomei 嵌入式系统
请教2个问题
1. *.UPD 的文件是使用什么工具打开? 2. “CB FILE 9 VERSION 2.70Q”是用什么公司的layout工具打开?...
strongli 嵌入式系统
逆变升压变压器设计,推挽,3KW
我想请教一个问题,我想设计一个功率3KW的逆变器, 1,升压部分拓扑结构选择推挽式, 2,控制芯片SG3524 3,输入电压36V,升压到400V 4,电流密度500圆密尔/A,约合4A/mm2. 5,但是我不知道我的 ......
tonytong 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2576  1542  2261  516  735  1  19  8  13  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved