电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9750601HXC

产品描述Quad-SHARC DSP Multiprocessor Family
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小708KB,共48页
制造商ADI(亚德诺半导体)
官网地址https://www.analog.com
下载文档 选型对比 全文预览 文档解析

5962-9750601HXC概述

Quad-SHARC DSP Multiprocessor Family

文档解析

这份文档是关于Analog Devices公司的Quad-SHARC® DSP Multiprocessor Family中的AD14060/AD14060L型号的数据手册(Rev. B)。以下是一些值得关注的技术信息:

  1. 处理器核心:AD14060/AD14060L基于ADSP-21060 DSP微计算机,具有4个ADSP-21060核心处理器,每个处理器的峰值性能为480 MFLOPS,持续性能为320 MFLOPS。

  2. 内存:每个处理器都有16 Mbit的共享SRAM,并且可以寻址高达4 gigawords的外部模块内存。

  3. 链接端口:具有12个40 Mbyte/s的链接端口,每个SHARC有3个,以及四个40 Mbit/s的独立串行端口。

  4. 操作电压:支持5 V和3.3 V操作。

  5. 浮点数据格式:支持32位单精度和40位扩展精度IEEE浮点数据格式,或32位定点数据格式。

  6. JTAG接口:符合IEEE JTAG标准1149.1的测试访问端口和片上仿真。

  7. 封装:308引脚陶瓷四平封装(CQFP),具有2.05" (52 mm)的体尺寸和0.160"的高度。

  8. 性能特点:包括多处理器总线请求和主机总线请求、异步读写、DMA握手等。

  9. 电气特性:提供了详细的电气特性表,包括输入电压、输出电压、输入电流等参数。

  10. 定时规格:详细说明了CLKIN频率为40 MHz时的时钟输入、复位、中断、标志、内存读写等的定时要求。

  11. 绝对最大额定值:包括供电电压、输入电压、输出电压摆幅、负载电容、结温等。

  12. ESD预防:提醒用户注意静电放电可能对设备造成的损害,并建议采取适当的ESD预防措施。

  13. 引脚配置和功能描述:提供了详细的引脚功能描述和引脚配置图。

  14. 架构特性:介绍了共享内存多处理、模块外内存和外设接口、链接端口I/O、串行端口等。

  15. 开发工具:提供了配套的软件开发和硬件开发工具,包括VisualDSP++开发环境和ADSP-21262 EZ-KIT LITE™评估套件。

  16. 应用领域:虽然文档中没有具体说明应用领域,但从其高性能和多处理器架构来看,AD14060/AD14060L适用于需要高速数据处理和实时处理的复杂应用,如高端音频处理、视频处理、通信系统等。

  17. 修订历史:文档最后提供了修订历史,记录了从初始版本到当前版本的所有主要变更。

文档预览

下载PDF文档
Quad-SHARC
®
DSP Multiprocessor Family
AD14060/AD14060L
PERFORMANCE FEATURES
ADSP-21060 core processor ( × 4)
480 MFLOPS peak, 320 MFLOPS sustained
25 ns instruction rate, single-cycle
instruction execution—each of four processors
16 Mbit shared SRAM (internal to SHARCs)
4 gigawords addressable off-module memory
Twelve 40 Mbyte/s link ports (3 per SHARC)
Four 40 Mbit/s independent serial ports
(one from each SHARC)
One 40 Mbit/s common serial port
5 V and 3.3 V operation
32-bit single precision and 40-bit extended
precision IEEE floating point data formats, or
32-bit fixed point data format
IEEE JTAG Standard 1149.1 test access port and
on-chip emulation
FUNCTIONAL BLOCK DIAGRAM
CS
TIMEXP
LINK 1
LINK 3
LINK 4
IRQ
2–0
FLAG
2, 0
CS
TIMEXP
LINK 1
LINK 3
LINK 4
IRQ
2–0
FLAG
2, 0
SPORT 0
TCK, TMS, TRST
FLAG
1
FLAG
3
EBOOT,
LBOOT, BMS
EMU
CLKIN
RESET
(ID
2–0
= 1)
SHARC BUS (
ADDR31–0
,
DATA47–0
,
MS3-0
,
RD, WR, PAGE, ADRCLK,
,
SW, ACK, SBTS, HBR, HBG, REDY, BR
, RPBA, DMAR , DMAG )
6–1
1.2
1.2
EBOOT,
LBOOT, BMS
EMU
CLKIN
RESET
SPORT 0
TCK,TMS, TRST
FLAG
1
FLAG
3
EBOOT,
LBOOT, BMS
EMU
CLKIN
RESET
EBOOT,
LBOOT, BMS
EMU
CLKIN
RESET
SHARC_A
SHARC_B
(ID
2–0
= 2)
PACKAGING FEATURES
308-lead ceramic quad flatpack (CQFP)
2.05" (52 mm) body size
Cavity up or down, configurable
Low profile, 0.160" height
Hermetic
25 Mil (0.65 mm) lead pitch
29 grams (typical)
θ
JC
= 0.36°C/W
SHARC_D
SHARC_C
(ID
2–0
= 3)
CS
TIMEXP
LINK 1
LINK 3
LINK 4
IRQ
2–0
FLAG
2, 0
AD14060/AD14060L
Figure 1.
CS
TIMEXP
LINK 1
LINK 3
LINK 4
IRQ
2–0
FLAG
2, 0
CPA
(ID
2–0
= 4)
SPORT 1
TDO
LINK 0
LINK 2
LINK 5
TDI
LINK 0
LINK 2
LINK 5
TDO
GENERAL DESCRIPTION
The AD14060/AD14060L Quad-SHARC is the first in a family
of high performance DSP multiprocessor modules. The core of
the multiprocessor is the ADSP-21060 DSP microcomputer. The
AD14060/AD14060L has the highest performance-to-density
and lowest cost-to-performance ratios of any in its class. It is
ideal for applications requiring higher levels of performance
and/or functionality per unit area.
The AD14060/AD14060L takes advantage of the built-in
multiprocessing features of the ADSP-21060 to achieve
480 peak MFLOPS with a single chip type in a single package.
The on-chip SRAM of the DSPs provides 16 Mbits of on-
module shared SRAM. The complete shared bus (48 data,
32 address) is also brought off-module for interfacing with
expansion memory or other peripherals.
The ADSP-21060 link ports are interconnected to provide direct
communication among the four SHARCs, as well as high speed
off-module access. Internally, each SHARC has a direct link port
connection. Externally, each SHARC has a total of 120 Mbytes/s
link port bandwidth.
Multiprocessor performance is enhanced with embedded power
and ground planes, matched impedance interconnect, and
optimized signal routing lengths and separation. The fully
tested and ready-to-insert multiprocessor also significantly
reduces board space.
Rev. B
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.326.8703
© 2004 Analog Devices, Inc. All rights reserved.
SPORT 0
TCK,TMS, TRST
FLAG
1
FLAG
3
TDI
CPA
SPORT 1
00667-001
SPORT 0
TCK, TMS, TRST
FLAG
1
FLAG
3
TDO
CPA
SPORT 1
TDI
LINK 0
LINK 2
LINK 5
TDO
LINK 0
LINK 2
LINK 5
TDI
CPA
SPORT 1

5962-9750601HXC相似产品对比

5962-9750601HXC 5962-9750701HXC AD14060 AD14060L
描述 Quad-SHARC DSP Multiprocessor Family Quad-SHARC DSP Multiprocessor Family Quad-SHARC DSP Multiprocessor Family Quad-SHARC DSP Multiprocessor Family

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 445  1894  2113  2536  616  21  22  33  46  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved