电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LV6432-133PQ

产品描述Standard SRAM, 64KX32, 5ns, CMOS, PQFP100,
产品类别存储    存储   
文件大小484KB,共16页
制造商Integrated Circuit Solution Inc
下载文档 详细参数 全文预览

IS61LV6432-133PQ概述

Standard SRAM, 64KX32, 5ns, CMOS, PQFP100,

IS61LV6432-133PQ规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Integrated Circuit Solution Inc
包装说明QFP, QFP100,.7X.9
Reach Compliance Codeunknown
最长访问时间5 ns
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
内存密度2097152 bit
内存集成电路类型STANDARD SRAM
内存宽度32
端子数量100
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP100,.7X.9
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
电源2.5/3.3,3.3 V
认证状态Not Qualified
最大待机电流0.005 A
最小待机电流3.14 V
最大压摆率0.205 mA
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
IS61LV6432
IS61LV6432
64K x 32 SYNCHRONOUS
PIPELINE STATIC RAM
DESCRIPTION
The
ICSI
IS61LV6432 is a high-speed, low-power synchro-
nous static RAM designed to provide a burstable, high-perfor-
mance, secondary cache for the Pentium™, 680X0™, and
PowerPC™ microprocessors. It is organized as 65,536 words
by 32 bits, fabricated with
ICSI
's advanced CMOS technology.
The device integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single monolithic
circuit. All synchronous inputs pass through registers con-
trolled by a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be from one to
four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
BW1
controls DQ1-DQ8,
BW2
controls DQ9-DQ16,
BW3
controls DQ17-DQ24,
BW4
controls DQ25-DQ32, conditioned
by
BWE
being LOW. A LOW on
GW
input would cause all bytes
to be written.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller) input
pins. Subsequent burst addresses can be generated internally
by the IS61LV6432 and controlled by the
ADV
(burst address
advance) input pin.
Asynchronous signals include output enable (OE), sleep mode
input (ZZ), clock (CLK) and burst mode input (MODE). A HIGH
input on the ZZ pin puts the SRAM in the power-down state.
When ZZ is pulled LOW (or no connect), the SRAM normally
operates after three cycles of the wake-up period. A LOW
input, i.e., GND
Q
, on MODE pin selects LINEAR Burst. A V
CCQ
(or no connect) on MODE pin selects INTERLEAVED Burst.
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Pentium™ or linear burst sequence control
using MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Common data inputs and data outputs
• Power-down control by ZZ input
• JEDEC 100-Pin LQFP and PQFP package
• 3.3V V
CC
and 2.5V V
CCQ
for 2.5 I/O's
• Two Clock enables and one Clock disable to
eliminate multiple bank bus contention.
• Control pins mode upon power-up:
– MODE in interleave burst mode
– ZZ in normal operation mode
These control pins can be connected to GND
Q
or V
CCQ
to alter their power-up state
• Industrial temperature available
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
CLK Access Time
Cycle Time
Frequency
-166
5
6
166
-133
5
7.5
133
-117
5
8.5
117
-5
5
10
100
-6
6
12
83
-7
7
13
75
-8
8
15
66
Unit
ns
ns
MHz
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 2000, Integrated Circuit Solution Inc.
Integrated Circuit Solution Inc.
SSR005-0B
1
就这么多分了,基础问题,能用windows xp 自带的驱动吗?
我的设备用的是EPSON的可以支持usb2.0的S1r72v05,是可以支持大容量数据传输的,我如果只想让PC端(个人电脑)实现与我的设备进行大容量数据传输的话,是不是就不用另外写pc端的驱动了,windows ......
daisyquan 嵌入式系统
请问,FLASH当E2用,最少能擦除多少次?
请问,FLASH当E2用,最少能擦除多少次?一般能擦除多少次?10万次可靠吗?...
michaeljaung 微控制器 MCU
【感谢akix兄弟】我也做了一件网购很2的一件事
上周一在网上买了一些东西,然后也没注意,居然地址写错了,好在地址是论坛网友akix的地址,已经联系akix兄弟了!~真郁闷,童鞋们以后网购要注意啦!~以前有别人出现这种情况都觉得不会发生在自 ......
wanghongyang 聊聊、笑笑、闹闹
ARM IAR汇编器参考指南.pdf
ARM IAR汇编器参考指南.pdf,给需要了解和学习IAR下ARM汇编的朋友提供官方的参考指南。...
lr2131 ARM技术
Code Composer Studio 6.0 集成开发环境 (IDE)正式发布
149440 日前,德州仪器 (TI) 推出其最新版(第 6 版)的 Code Composer Studio™ 集成开发环境 (IDE),旨在能始终如一地提供资源,使软件开发变得轻松并降低附随成本。基于广受欢迎、符合 ......
wstt 微控制器 MCU
滤波器实际电路与仿真差距过大
424853424854424862 424860这是仿真和实际电路,实际测出来只有17M是怎么回事啊? ...
流水i 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 79  243  2741  2090  956  4  1  5  25  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved