电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SN74LS92N

产品描述LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14, PLASTIC, DIP-14
产品类别逻辑    逻辑   
文件大小80KB,共6页
制造商Motorola ( NXP )
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

SN74LS92N在线购买

供应商 器件名称 价格 最低购买 库存  
SN74LS92N - - 点击查看 点击购买

SN74LS92N概述

LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14, PLASTIC, DIP-14

SN74LS92N规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Motorola ( NXP )
零件包装代码DIP
包装说明DIP,
针数14
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
DECADE COUNTER;
DIVIDE-BY-TWELVE COUNTER;
4-BIT BINARY COUNTER
The SN54 / 74LS90, SN54 / 74LS92 and SN54 / 74LS93 are high-speed
4-bit ripple type counters partitioned into two sections. Each counter has a di-
vide-by-two section and either a divide-by-five (LS90), divide-by-six (LS92) or
divide-by-eight (LS93) section which are triggered by a HIGH-to-LOW transi-
tion on the clock inputs. Each section can be used separately or tied together
(Q to CP) to form BCD, bi-quinary, modulo-12, or modulo-16 counters. All of
the counters have a 2-input gated Master Reset (Clear), and the LS90 also
has a 2-input gated Master Set (Preset 9).
SN54/74LS90
SN54/74LS92
SN54/74LS93
DECADE COUNTER;
DIVIDE-BY-TWELVE COUNTER;
4-BIT BINARY COUNTER
LOW POWER SCHOTTKY
Low Power Consumption . . . Typically 45 mW
High Count Rates . . . Typically 42 MHz
Choice of Counting Modes . . . BCD, Bi-Quinary, Divide-by-Twelve,
Binary
Input Clamp Diodes Limit High Speed Termination Effects
PIN NAMES
LOADING
(Note a)
HIGH
CP0
CP1
CP1
MR1, MR2
MS1, MS2
Q0
Q1, Q2, Q3
Clock (Active LOW going edge) Input to
÷2
Section
Clock (Active LOW going edge) Input to
÷5
Section (LS90),
÷6
Section (LS92)
Clock (Active LOW going edge) Input to
÷8
Section (LS93)
Master Reset (Clear) Inputs
Master Set (Preset-9, LS90) Inputs
Output from
÷2
Section (Notes b & c)
Outputs from
÷5
(LS90),
÷6
(LS92),
÷8
(LS93) Sections (Note b)
0.5 U.L.
0.5 U.L.
0.5 U.L.
0.5 U.L.
0.5 U.L.
10 U.L.
10 U.L.
LOW
1.5 U.L.
14
14
1
J SUFFIX
CERAMIC
CASE 632-08
N SUFFIX
PLASTIC
CASE 646-06
1
2.0 U.L.
1.0 U.L.
0.25 U.L.
0.25 U.L.
5 (2.5) U.L.
5 (2.5) U.L.
14
1
D SUFFIX
SOIC
CASE 751A-02
ORDERING INFORMATION
SN54LSXXJ
SN74LSXXN
SN74LSXXD
Ceramic
Plastic
SOIC
NOTES:
a. 1 TTL Unit Load (U.L.) = 40
µA
HIGH/1.6 mA LOW.
b. The Output LOW drive factor is 2.5 U.L. for Military, (54) and 5 U.L. for commercial (74)
b.
Temperature Ranges.
c. The Q0 Outputs are guaranteed to drive the full fan-out plus the CP1 input of the device.
d. To insure proper operation the rise (tr) and fall time (tf) of the clock must be less than 100 ns.
LOGIC SYMBOL
LS90
6 7
1 2
MS
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
2 3 12 9 8 11
VCC = PIN 5
GND = PIN 10
NC = PINS 4, 13
14
1
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
6 7 12 11 9 8
VCC = PIN 5
GND = PIN 10
NC = PINS 2, 3, 4, 13
14
1
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
2 3 12 9 8 11
VCC = PIN 5
GND = PIN 10
NC = PIN 4, 6, 7, 13
LS92
LS93
14
1
FAST AND LS TTL DATA
5-1

SN74LS92N相似产品对比

SN74LS92N SN74LS92DR2 SN74LS93DR2 SN74LS90N SN74LS90D SN74LS90DR2
描述 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14, PLASTIC, DIP-14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDSO14, SOIC-14 Binary Counter, LS Series, Asynchronous, Negative Edge Triggered, 3-Bit, Up Direction, TTL, PDSO14, SOIC-14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DECADE COUNTER, PDIP14, PLASTIC, DIP-14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DECADE COUNTER, PDSO14, SOIC-14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DECADE COUNTER, PDSO14, SOIC-14
零件包装代码 DIP SOIC SOIC DIP SOIC SOIC
包装说明 DIP, SOP, SOP14,.25 SOP, SOP14,.25 DIP, DIP14,.3 SOP, SOP14,.25 SOP, SOP14,.25
针数 14 14 14 14 14 14
Reach Compliance Code unknown unknown unknown unknown unknown unknown
厂商名称 Motorola ( NXP ) Motorola ( NXP ) - Motorola ( NXP ) Motorola ( NXP ) Motorola ( NXP )
Base Number Matches 1 1 1 1 1 -
其他特性 - - DIVIDE BY 2 AND DIVIDE BY 8 FUNCTIONS DIVIDE BY 2 AND DIVIDE BY 5 FUNCTIONS DIVIDE BY 2 AND DIVIDE BY 5 FUNCTIONS DIVIDE BY 2 AND DIVIDE BY 5 FUNCTIONS
计数方向 - - UP UP UP UP
系列 - - LS LS LS LS
JESD-30 代码 - - R-PDSO-G14 R-PDIP-T14 R-PDSO-G14 R-PDSO-G14
JESD-609代码 - - e0 e0 e0 e0
长度 - - 8.65 mm 18.86 mm 8.65 mm 8.65 mm
负载电容(CL) - - 15 pF 15 pF 15 pF 15 pF
负载/预设输入 - - NO YES YES YES
逻辑集成电路类型 - - BINARY COUNTER DECADE COUNTER DECADE COUNTER DECADE COUNTER
最大频率@ Nom-Sup - - 32000000 Hz 32000000 Hz 32000000 Hz 32000000 Hz
最大I(ol) - - 0.008 A 0.008 A 0.008 A 0.008 A
工作模式 - - ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
位数 - - 3 3 3 3
功能数量 - - 2 2 2 2
端子数量 - - 14 14 14 14
最高工作温度 - - 70 °C 70 °C 70 °C 70 °C
封装主体材料 - - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - - SOP DIP SOP SOP
封装等效代码 - - SOP14,.25 DIP14,.3 SOP14,.25 SOP14,.25
封装形状 - - RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 - - SMALL OUTLINE IN-LINE SMALL OUTLINE SMALL OUTLINE
电源 - - 5 V 5 V 5 V 5 V
最大电源电流(ICC) - - 15 mA 15 mA 15 mA 15 mA
传播延迟(tpd) - - 70 ns 50 ns 50 ns 50 ns
认证状态 - - Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 - - 1.75 mm 4.69 mm 1.75 mm 1.75 mm
最大供电电压 (Vsup) - - 5.25 V 5.25 V 5.25 V 5.25 V
最小供电电压 (Vsup) - - 4.75 V 4.75 V 4.75 V 4.75 V
标称供电电压 (Vsup) - - 5 V 5 V 5 V 5 V
表面贴装 - - YES NO YES YES
技术 - - TTL TTL TTL TTL
温度等级 - - COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 - - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 - - GULL WING THROUGH-HOLE GULL WING GULL WING
端子节距 - - 1.27 mm 2.54 mm 1.27 mm 1.27 mm
端子位置 - - DUAL DUAL DUAL DUAL
触发器类型 - - NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE
宽度 - - 3.9 mm 7.62 mm 3.9 mm 3.9 mm
最小 fmax - - 32 MHz 32 MHz 32 MHz 32 MHz

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 914  2716  1390  1646  1943  19  55  28  34  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved