电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R9658101VCA

产品描述R-S Latch, ACT Series, 4-Func, Low Level Triggered, 2-Bit, True Output, CMOS, CDIP16, SIDE BRAZED, CERAMIC, DIP-16
产品类别逻辑    逻辑   
文件大小228KB,共9页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962R9658101VCA概述

R-S Latch, ACT Series, 4-Func, Low Level Triggered, 2-Bit, True Output, CMOS, CDIP16, SIDE BRAZED, CERAMIC, DIP-16

5962R9658101VCA规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明DIP,
Reach Compliance Codeunknown
系列ACT
JESD-30 代码R-CDIP-T16
逻辑集成电路类型R-S LATCH
位数2
功能数量4
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
输出极性TRUE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
传播延迟(tpd)18 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度5.08 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
总剂量100k Rad(Si) V
触发器类型LOW LEVEL
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54ACS279/UT54ACTS279
Quadruple S-R Latches
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS279- SMD 5962-96580
UT54ACTS279 - SMD 5962-96581
DESCRIPTION
The UT54ACS279 and the UT54ACTS279 contain four basic
S-R flip-flop latches. Under conventional operation, the S-R
inputs are normally held high. When the S input is pulsed low,
the Q output will be set high. When R is pulsed low, the Q output
will be reset low. If the S-R inputs are taken low simultaneously,
the Q output is unpredictable.
The devices are characterized over full military temperature
range of -55°C to +125°C.
FUNCTION TABLE
INPUTS
S
H
L
H
L
R
H
H
L
L
OUTPUT
Q
Q
0
H
L
H
1
PINOUTS
16-Pin DIP
Top View
1R
1S1
1S2
1Q
2R
2S
2Q
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
4S
4R
4Q
3S2
3S1
3R
3Q
16-Lead Flatpack
Top View
1R
1S1
1S2
1Q
2R
2S
2Q
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
4S
4R
4Q
3S2
3S1
3R
3Q
LOGIC SYMBOL
(1)
1R
(2)
1S1
(3)
1S2
(5)
2R
(6)
2S
(10)
3R
(11)
3S1
(12)
3S2
(14)
4R
(15)
4S
Note:
1. This configuration is nonstable. It may not persist when the S and R inputs
return to their inactive (high) level.
R
S1
S1
R
S2
R
S3
S3
R
S4
(4)
1Q
(7)
2Q
LOGIC DIAGRAM
(LATCHES 1 & 3)
R
R
(LATCHES 2 & 4)
(9)
3Q
(13)
4Q
Note:
1. Logic symbol in accordance with ANSI/IEEE standard 91-1984 and IEC
Publication 617-12.
S1
S2
Q
S
Q
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2814  502  2157  1272  104  57  11  44  26  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved