电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-F0323502VUC

产品描述512KX8 STANDARD SRAM, 15ns, CDFP36, CERAMIC, DFP-36
产品类别存储    存储   
文件大小185KB,共16页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962-F0323502VUC概述

512KX8 STANDARD SRAM, 15ns, CDFP36, CERAMIC, DFP-36

5962-F0323502VUC规格参数

参数名称属性值
零件包装代码DFP
包装说明DFP,
针数36
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
最长访问时间15 ns
其他特性IT CAN ALSO OPERATE AT 3V TO 3.6V
JESD-30 代码R-CDFP-F36
JESD-609代码e4
内存密度4194304 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量36
字数524288 words
字数代码512000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织512KX8
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度3.048 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量300k Rad(Si) V
宽度14.732 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT8R512K8 512K x 8 SRAM
Data Sheet
April 2005
www.aeroflex.com/4MSRAM
FEATURES
15ns maximum access time
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
CMOS compatible inputs and output levels, three-state
bidirectional data bus
- I/O Voltage 3.3 volts, 1.8 volt core
Radiation performance
- Intrinsic total-dose: 300K rad(Si)
- SEL Immune >100 MeV-cm
2
/mg
- LET
th
(0.25): 53.0 MeV-cm
2
/mg
- Memory Cell Saturated Cross Section 1.67E-7cm
2
/bit
- Neutron Fluence: 3.0E14n/cm
2
- Dose Rate
- Upset 1.0E9 rad(Si)/sec
- Latchup >1.0E11 rad(Si)/sec
Packaging options:
- 36-lead ceramic flatpack (3.762 grams)
Standard Microcircuit Drawing 5962-03235
- QML compliant part
INTRODUCTION
The UT8R512K8 is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory expansion
is provided by active LOW and HIGH chip enables (E1, E2), an
active LOW output enable (G), and three-state drivers. This
device has a power-down feature that reduces power
consumption by more than 90% when deselected.
Writing to the device is accomplished by taking chip enable one
(E1) input LOW, chip enable two (E2) HIGH and write enable
(W) input LOW. Data on the eight I/O pins (DQ0 through DQ7)
is then written into the location specified on the address pins
(A0 through A18). Reading from the device is accomplished by
taking chip enable one (E1) and output enable (G) LOW while
forcing write enable (W) and chip enable two (E2) HIGH. Under
these conditions, the contents of the memory location specified
by the address pins will appear on the I/O pins.
The eight input/output pins (DQ0 through DQ7) are placed in a
high impedance state when the device is deselected (E1 HIGH
or E2 LOW), the outputs are disabled (G HIGH), or during a
write operation (E1 LOW, E2 HIGH and W LOW).
INPUT
DRIVER
TOP/BOTTOM
DECODER
INPUT
DRIVERS
A(18:0)
BLOCK
DECODER
INPUT
DRIVERS
ROW
DECODER
MEMORY
ARRAY
INPUT
DRIVERS
COLUMN
DECODER
COLUMN
I/O
DATA
WRITE
CIRCUIT
INPUT
DRIVERS
DQ(7:0)
E1
E2
G
W
CHIP ENABLE
DATA
READ
CIRCUIT
OUTPUT
DRIVERS
OUTPUT ENABLE
WRITE ENABLE
Figure 1. UT8R512K8 SRAM Block Diagram
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2336  1642  2586  1412  340  5  34  24  40  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved