电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SN54LS323J

产品描述LS SERIES, 8-BIT BIDIRECTIONAL PARALLEL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDIP20, CERAMIC, DIP-20
产品类别逻辑    逻辑   
文件大小102KB,共5页
制造商Motorola ( NXP )
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

SN54LS323J概述

LS SERIES, 8-BIT BIDIRECTIONAL PARALLEL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDIP20, CERAMIC, DIP-20

SN54LS323J规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码DIP
包装说明DIP, DIP20,.3
针数20
Reach Compliance Codeunknown
其他特性HOLD MODE; COMMON I/O PINS; TOTEMPOLE SERIAL SHIFT RIGHT & SHIFT LEFT OUTPUTS; GATED OUTPUT CONTROL
计数方向BIDIRECTIONAL
系列LS
JESD-30 代码R-CDIP-T20
JESD-609代码e0
长度24.515 mm
负载电容(CL)15 pF
逻辑集成电路类型PARALLEL IN PARALLEL OUT
最大频率@ Nom-Sup25000000 Hz
位数8
功能数量1
端子数量20
最高工作温度125 °C
最低工作温度-55 °C
输出特性3-STATE
输出极性TRUE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP20,.3
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
最大电源电流(ICC)53 mA
传播延迟(tpd)39 ns
认证状态Not Qualified
座面最大高度5.08 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术TTL
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
触发器类型POSITIVE EDGE
宽度7.62 mm
最小 fmax25 MHz
Base Number Matches1

文档预览

下载PDF文档
SN54/74LS323
8-BIT SHIFT/STORAGE REGISTER
WITH 3-STATE OUTPUTS
The SN54 / 74LS323 is an 8-Bit Universal Shift / Storage Register with
3-state outputs. Its function is similar to the SN54 / 74LS299 with the exception
of Synchronous Reset. Parallel load inputs and flip-flop outputs are
multiplexed to minimize pin count. Separate inputs and outputs are provided
for flip-flops Q0 and Q7 to allow easy cascading.
Four operation modes are possible: hold (store), shift left, shift right, and
parallel load. All modes are activated on the LOW-to-HIGH transition of the
Clock.
8-BIT SHIFT/STORAGE REGISTER
WITH 3-STATE OUTPUTS
LOW POWER SCHOTTKY
Common I/O for Reduced Pin Count
Four Operation Modes: Shift Left, Shift Right, Parallel Load and Store
Separate Continuous Inputs and Outputs from Q0 and Q7 Allow Easy
Cascading
Fully Synchronous Reset
3-State Outputs for Bus Oriented Applications
Input Clamp Diodes Limit High-Speed Termination Effects
ESD > 3500 Volts
20
1
J SUFFIX
CERAMIC
CASE 732-03
20
N SUFFIX
PLASTIC
CASE 738-03
1
CONNECTION DIAGRAM DIP
(TOP VIEW)
VCC S1
20 19
DS7 Q7
18
17
I/O7 I/O5 I/O3 I/O1 CP
16 15 14 13 12
DS0
11
NOTE:
The Flatpak version
has the same pinouts
(Connection Diagram) as
the Dual In-Line Package.
20
1
DW SUFFIX
SOIC
CASE 751D-03
ORDERING INFORMATION
SN54LSXXXJ
Ceramic
SN74LSXXXN Plastic
SN74LSXXXDW SOIC
1
S0
2
3
4
5
6
8
7
OE1 OE2 I/O6 I/O4 I/O2 I/O0 Q0
9
10
SR GND
PIN NAMES
HIGH
CP
DS0
DS7
I/On
OE1, OE2
Q0, Q7
S0, S1
SR
Clock Pulse (active positive going edge) Input
Serial Data Input for Right Shift
Serial Data Input for Left Shift
Parallel Data Input or
Parallel Output (3-State) (Note c)
3-State Output Enable (active LOW) Inputs
Serial Outputs (Note b)
Mode Select Inputs
Synchronous Reset (active LOW) Input
LOADING
(Note a)
LOW
0.25 U.L.
0.25 U.L.
0.25 U.L.
0.5 U.L.
15 (7.5) U.L.
0.25 U.L.
5 (2.5) U.L.
0.25 U.L.
0.5 U.L.
0.5 U.L.
0.5 U.L.
1.0 U.L.
65 (25) U.L.
0.5 U.L.
10 U.L.
1 U.L.
0.5 U.L.
NOTES:
a) 1 TTL LOAD = 40
µA
HIGH/1.6 mA LOW.
b) The output LOW drive factor is 2.5 U.L for Military (54) and 5 U.L. for Commercial Temperature Ranges.
c) The output LOW drive factor is 7.5 U.L for Military (54) and 15 U.L. for Commercial Temperature Ranges.
The output HIGH drive factor is 25 U.L. for Military (54) and 65 U.L. for Commercial Temperature Ranges.
FAST AND LS TTL DATA
5-1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 454  1838  1356  1751  228  52  48  25  34  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved