电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5384VA

产品描述In-System Programmable 3.3V SuperWIDE⑩ High Density PLD
文件大小269KB,共28页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 全文预览

5384VA概述

In-System Programmable 3.3V SuperWIDE⑩ High Density PLD

文档预览

下载PDF文档
ispLSI 5384VA
®
In-System Programmable
3.3V SuperWIDE™ High Density PLD
Features
• SuperWIDE HIGH-DENSITY IN-SYSTEM
PROGRAMMABLE LOGIC
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 18,000 PLD Gates / 384 Macrocells
— Up to 288 I/O Pins
— 384 Registers
— High-Speed Global Interconnect
— SuperWIDE 32 Generic Logic Block (GLB) Size for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package
Options
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 125 MHz Maximum Operating Frequency
t
pd
= 7.5 ns Propagation Delay
— Enhanced
t
su2
= 7 ns,
t
su3 (CLK0/1)
= 4.5ns,
t
su3 (CLK2/3)
= 3.5ns
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path
Optimization
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
• ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Slew and Skew Programmable I/O (SASPI/O™)
Supports Programmable Bus Hold, Pull-up, Open
Drain and Slew and Skew Rate Options
— Six Global Output Enable Terms, Two Global OE
Pins and One Product Term OE per Macrocell
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER™
— PC and UNIX Platforms
Functional Block Diagram
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Boundary
Scan
Interface
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Global Routing Pool
(GRP)
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Input Bus
ispLSI 5000V Description
The ispLSI 5000V Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
(GRP) between the GLBs. Switching resources are pro-
vided to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and five extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
September 2000
5384va_04
1
STM32定时器比较匹配问题
RCC->APB1ENR |= RCC_APB1ENR_TIM2EN; TIM2->ARR = 1200; TIM2->CCR1 = 6000; TIM2->CCR2 = 6000; TIM2->CCR3 = 6000; TIM2->CCR4 = 6000; TIM2->DIER = TIM_DIER_CC1IE; TIM2 ......
enthier stm32/stm8
高分求救!系统起来后,无法看到ResidentFlash文件夹
我用Wince4.2,在系统起来后,看不到ResidentFlash,在存储管理器中可以看到flash的容量,未分配容量为0,在分区信息只有part00,而且不带*号,在属性中也无法装入,格式化后还是一样,也还是看 ......
wmj0402 嵌入式系统
什么射频信号测试要用示波器
什么射频信号测试要用示波器 时域测量的直观性 要进行射频信号的时域测量的一个很大原因在于其直观性。比在右中的例子中分别显示了 4 个不同形状的雷达脉冲信号,信号的载波频率和脉冲宽度差 ......
凡实测控 测试/测量
CC2650为什么就不能愉快的玩耍呢
本帖最后由 littleshrimp 于 2016-12-22 13:42 编辑 以前只有CC2650STK(SensorTag) 买了一个LAUNCHXL2-RM46 用LAUNCHXL2-RM46上边的XDS110仿真CC2650 磕磕绊绊调了很长时间总算调通了 ......
littleshrimp TI技术论坛
匪夷所思:一年产值才1000元~~~~
本信息来自合作QQ群:电子工程师技术交流(12425841) 群主在坛子ID:Kata 48392 才1000度电,就是每度电1元,一年产值才1000元。这个数字肯定有问题,可文章怎么能叫人猜测呢。 ...
深圳-袁大头 模拟电子
外企多個職位招聘信息
现在公司由于业务需要,招聘以下职位: 我們是一傢小外企,在北京。 1) 算法研究工程师(8人) 2) 嵌入式算法软件、DSP编码工程师 (7人) 5) Windows高级工程师 6) 音频、 ......
flyingdsp 求职招聘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 917  195  1399  2516  1394  19  4  29  51  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved