电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT2309A-1HDCGI

产品描述2309 SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16
产品类别半导体    逻辑   
文件大小65KB,共8页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT2309A-1HDCGI概述

2309 SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16

IDT2309A-1HDCGI规格参数

参数名称属性值
功能数量1
端子数量16
最小工作温度-40 Cel
最大工作温度85 Cel
额定供电电压3.3
最小供电/工作电压3 V
最大供电/工作电压3.6 V
加工封装描述SOIC-16
each_compliYes
欧盟RoHS规范Yes
状态Active
逻辑IC类型PLL BASED CLOCK DRIVER
sub_categoryClock Drivers
系列2309
最大-最小频率133 MHz
输入条件STANDARD
jesd_30_codeR-PDSO-G16
jesd_609_codee3
max_i_ol_0.0120 Am
moisture_sensitivity_level3
反相输出数0.0
真实输出数8
输出特性3-STATE
包装材料PLASTIC/EPOXY
ckage_codeSOP
ckage_equivalence_codeSOP16,.25
包装形状RECTANGULAR
包装尺寸SMALL OUTLINE
eak_reflow_temperature__cel_260
wer_supplies__v_3.3
._delay_nom_su8.7 ns
传播延迟TPD8.7 ns
qualification_statusCOMMERCIAL
最大同边弯曲0.2500 ns
seated_height_max1.73 mm
表面贴装YES
温度等级INDUSTRIAL
端子涂层MATTE TIN
端子形式GULL WING
端子间距1.27 mm
端子位置DUAL
ime_peak_reflow_temperature_max__s_30
length9.93 mm
width3.94 mm

文档预览

下载PDF文档
IDT2309A
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK BUFFER
FEATURES:
DESCRIPTION:
IDT2309A
• Phase-Lock Loop Clock Distribution
• 10MHz to 133MHz operating frequency
• Distributes one clock input to one bank of five and one bank of
four outputs
• Separate output enable for each output bank
• Output Skew < 250ps
• Low jitter <200 ps cycle-to-cycle
• IDT2309A-1 for Standard Drive
• IDT2309A-1H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
The IDT2309A is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT2309A is a 16-pin version of the IDT2305A. The IDT2309A
accepts one reference input, and drives two banks of four low skew clocks.
The -1H version of this device operates up to 133MHz frequency and has
higher drive than the -1 device. All parts have on-chip PLLs which lock
to an input clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad. In the absence of an input clock, the
IDT2309A enters power down. In this mode, the device will draw less than
12µA for Commercial Temperature range and less than 25µA for Industrial
temperature range, and the outputs are tri-stated.
The IDT2309A is characterized for both Industrial and Commercial
operation.
FUNCTIONAL BLOCK DIAGRAM
16
CLKOUT
1
REF
PLL
2
CLKA1
3
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2004 Integrated Device Technology, Inc.
JULY 2004
DSC - 6588/5

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1042  2030  567  776  1450  21  41  12  16  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved