电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LFX125C-3FN256C

产品描述ispXPGA Family
文件大小500KB,共115页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 全文预览

LFX125C-3FN256C概述

ispXPGA Family

文档预览

下载PDF文档
July 2008
Includes
High-
,
Performance
Low-Cost
“E-Series”
ispXPGA Family
®
Data Sheet DS1026
Non-volatile, Infinitely Reconfigurable
• Instant-on - Powers up in microseconds via
on-chip E
2
CMOS
®
based memory
• No external configuration memory
• Excellent design security, no bit stream to intercept
• Reconfigure SRAM based logic in milliseconds
• Microprocessor configuration interface
• Program E
2
CMOS while operating from SRAM
Eight sysCLOCK™ Phase Locked Loops
(PLLs) for Clock Management
True PLL technology
10MHz to 320MHz operation
Clock multiplication and division
Phase adjustment
Shift clocks in 250ps steps
High Logic Density for System-level
Integration
139K to 1.25M system gates
160 to 496 I/O
1.8V, 2.5V, and 3.3V V
CC
operation
Up to 414Kb sysMEM™ embedded memory
sysIO™ for High System Performance
• High speed memory support through SSTL and
HSTL
• Advanced buses supported through PCI, GTL+,
LVDS, BLVDS, and LVPECL
• Standard logic supported through LVTTL,
LVCMOS 3.3, 2.5 and 1.8
• 5V tolerant I/O for LVCMOS 3.3 and LVTTL
interfaces
• Programmable drive strength for series termination
• Programmable bus maintenance
High Performance Programmable Function
Unit (PFU)
• Four LUT-4 per PFU supports wide and narrow
functions
• Dual flip-flops per LUT-4 for extensive pipelining
• Dedicated logic for adders, multipliers, multiplex-
ers, and counters
Flexible Memory Resources
• Multiple sysMEM Embedded RAM Blocks
– Single port, Dual port, and FIFO operation
• 64-bit distributed memory in each PFU
– Single port, Double port, FIFO, and Shift
Register operation
Two Options Available
• High-performance sysHSI (standard part number)
• Low-cost, no sysHSI (“E-Series”)
Flexible Programming, Reconfiguration,
and Testing
• Supports IEEE 1532 and 1149.1
Table 1. ispXPGA Family Selection Guide
ispXPGA 125/E
System Gates
PFUs
LUT-4s
Logic FFs
sysMEM Memory
Distributed Memory
EBR
sysHSI Channels
1
User I/O
Packaging
139K
484
1936
3.8K
92K
30K
20
4
160/176
256 fpBGA
516 fpBGA
2
sysHSI™ Capability for Ultra Fast Serial
Communications
• Up to 800Mbps performance
• Up to 20 channels per device
• Built in Clock Data Recovery (CDR) and
Serialization and De-serialization (SERDES)
ispXPGA 200/E
210K
676
2704
5.4K
111K
43K
24
8
160/208
256 fpBGA
516 fpBGA
2
ispXPGA 500/E
476K
1764
7056
14.1K
184K
112K
40
12
336
516 fpBGA
2
900 fpBGA
ispXPGA 1200/E
1.25M
3844
15376
30.7K
414K
246K
90
20
496
680 fpSBGA
2
900 fpBGA
1. “E-Series” does not support sysHSI.
2. FH516 package was converted to F516 via PCN# 09A-08.
© 2008 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1026_14.1
InstaSPIN-FOC lab2a与lab2b请教
以下分别为InstaSPIN-FOC lab 2a与lab 2b的中断服务函数: lab 2a: interrupt void mainISR(void) { HAL_PwmData_t negPwmData = {_IQ(0.0), _IQ(0.0), _IQ(0.0)}; // toggle status ......
Hoo 微控制器 MCU
在DC/DC转换器中采用陶瓷或电解输出电容器——为什么不能兼用呢?
本帖最后由 qwqwqw2088 于 2016-2-23 21:17 编辑 转发一篇好文,大家欣赏! DC/DC转换器中采用陶瓷或电解输出电容器——为什么不能兼用呢? 230943 230950 ...
qwqwqw2088 模拟与混合信号
传输线原理与Smith Chart
传输线原理与Smith Chart...
wonderto 测试/测量
Altium designer 15.0更新PCB后,为什么整个图都变透明了?
这是是百度上相同的帖子:),但是我用的软件不同,打开的地方也不一样,求解:puzzle:http://zhidao.baidu.com/link?url=uUFLvZMXxB9pgnjq7kgA5MVamUjOLMjDsLB-rzueY_H-NJYZ5fS3IWqbB6rAAmgdpUPIW ......
flying510 PCB设计
求教,大神们,看看我这个串口采集数据发送和另一个机子接收显示的程序哪里不对啊!
发送: void main() { U8 i,j; TMOD = 0x20; TH1 = 253; TL1 = 253; TR1 = 1; SCON = 0x40; while(1) { delay1(100); RH(); s ......
xiangbinlvcha 51单片机
ise上做的分频程序创建约束时出现your design has no clocks !!!
仿真正确,程序如下 求大神解答 `timescale 1ns / 1ps ////////////////////////////////////////////////////////////////////////////////// // Company: // Engineer: // // Creat ......
yushiga FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1730  610  1545  1697  2461  12  30  34  26  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved