电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

M24L416256SA-55TIG

产品描述4-Mbit (256K x 16) Pseudo Static RAM
文件大小314KB,共14页
制造商
下载文档 全文预览

M24L416256SA-55TIG概述

4-Mbit (256K x 16) Pseudo Static RAM

文档预览

下载PDF文档
ESMT
PSRAM
Features
• Wide voltage range: 2.7V–3.6V
• Access time: 55 ns, 60 ns and 70 ns
• Ultra-low active power
— Typical active current: 1 mA @ f = 1 MHz
— Typical active current: 8 mA @ f = fmax (70-ns speed)
• Ultra low standby power
• Automatic power-down when deselected
• CMOS for optimum speed/power
M24L416256SA
4-Mbit (256K x 16) Pseudo Static RAM
The input/output pins (I/O0through I/O
15
) are placed in a
high-impedance state when : deselected ( CE HIGH), outputs
are disabled (
OE
HIGH), both Byte High Enable and Byte
Low Enable are disabled (
BHE
,
BLE
HIGH), or during a write
operation ( CE LOW and
WE
LOW).
Writing to the device is accomplished by taking Chip
Enable( CE LOW) and Write Enable (
WE
) input LOW. If Byte
Low Enable (
BLE
) is LOW, then data from I/O pins (I/O
0
through I/O
7
) is written into the location specified on the
address pins(A
0
through A
17
). If Byte High Enable (
BHE
) is
LOW, then data from I/O pins (I/O
8
through I/O
15
) is written into
the location specified on the address pins (A
0
through A
17
).
Reading from the device is accomplished by taking Chip
Enable ( CE LOW) and Output Enable ( OE ) LOW while
forcing the Write Enable (
WE
) HIGH. If Byte Low Enable
(
BLE
) is LOW, then data from the memory location specified
by the address pins will appear on I/O
0
to I/O
7
. If Byte High
Enable(
BHE
) is LOW, then data from memory will appear on
I/O
8
toI/O
15
. Refer to the truth table for a complete description
of read and write modes.
Functional Description
The M24L416256SA is a high-performance CMOS Pseudo
static RAM organized as 256K words by 16 bits that supports
an asynchronous memory interface. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for portable applications such as cellular
telephones. The device can be put into standby mode when
deselected ( CE HIGH or both
BHE
and
BLE
are HIGH).
Logic Block Diagram
Elite Semiconductor Memory Technology Inc.
Publication Date: Jul. 2008
Revision: 1.4
1/14

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 309  2325  2597  723  65  57  22  12  8  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved