电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY8C5248PVI-009

产品描述Programmable System-on-Chip (PSoC)
文件大小2MB,共97页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY8C5248PVI-009概述

Programmable System-on-Chip (PSoC)

文档预览

下载PDF文档
Programmable System-on-Chip (PSoC )
General Description
PSoC
®
5: CY8C52 Family Datasheet
®
With its unique array of configurable blocks, PSoC
®
5 is a true system-level solution providing microcontroller unit (MCU), memory,
analog, and digital peripheral functions in a single chip. The CY8C52 family offers a modern method of signal acquisition, signal
processing, and control with high accuracy, high bandwidth, and high flexibility. Analog capability spans the range from thermocouples
(near DC voltages) to ultrasonic signals. The CY8C52 family can handle dozens of data acquisition channels and analog inputs on
every GPIO pin. The CY8C52 family is also a high-performance configurable digital system with some part numbers including inter-
faces such as USB and multimaster I
2
C. In addition to communication interfaces, the CY8C52 family has an easy to configure logic
array, flexible routing to all I/O pins, and a high-performance 32-bit ARM
®
Cortex™-M3 microprocessor core. Designers can easily
create system level designs using a rich library of prebuilt components and boolean primitives using PSoC Creator™, a hierarchical
schematic design entry tool. The CY8C52 family provides unparalleled opportunities for analog and digital bill of materials integration
while easily accommodating last minute design changes through simple firmware updates.
Library of standard peripherals
Features
• 8-, 16-, 24-, and 32-bit timers, counters, and PWMs
32-bit ARM Cortex-M3 CPU core
• SPI, UART, and I
2
C
DC to 40 MHz operation
• Many others available in catalog
Flash program memory, up to 256 KB, 100,000 write cycles,
Library of advanced peripherals
20-year retention and multiple security features
• Cyclic redundancy check (CRC)
Up to 64 KB SRAM memory
• Pseudo random sequence (PRS) generator
128 bytes of cache memory
• Local interconnect network (LIN) bus 2.0
2-KB electrically erasable programmable read-only memory
• Quadrature decoder
(EEPROM) memory, 1 million cycles, and 20 years retention
Analog peripherals (2.7 V
V
DDA
5.5 V)
24-channel direct memory access (DMA) with multilayer
AMBA high-performance bus (AHB) bus access
1.024 V ±1% internal voltage reference
• Programmable chained descriptors and priorities
Successive approximation register (SAR) analog-to-digital
converter (ADC), 12-bit at 700 ksps
• High bandwidth 32-bit transfer support
One 8-bit, 5.5-Msps current DAC (IDAC) or 1-Msps voltage
Low voltage, ultra low power
DAC (VDAC)
Operating voltage range: 2.7 V to 5.5 V
Two comparators with 95-ns response time
6 mA at 6 MHz
CapSense support
Low power modes including:
Programming, debug, and trace
• 2-µA sleep mode
Serial wire debug (SWD) and single-wire viewer (SWV)
• 300-nA hibernate mode with RAM retention
interfaces
Versatile I/O system
Cortex-M3 flash patch and breakpoint (FPB) block
46 to 70 I/Os (60 GPIOs, 8 SIOs, 2 USBIOs))
Cortex-M3 data watchpoint and trace (DWT) generates data
Any GPIO to any digital or analog peripheral routability
trace information
LCD direct drive from any GPIO, up to 46 × 16 segments
Cortex-M3 Instrumentation Trace Macrocell (ITM) can be
®
used for printf-style debugging
CapSense support from any GPIO
1.2 V to 5.5 V I/O interface voltages, up to four domains
DWT and ITM blocks communicate with off-chip debug and
trace systems via the SWV interface
Maskable, independent IRQ on any pin or port
2
Schmitt trigger transistor-transistor logic (TTL) inputs
Bootloader programming supportable through I C, SPI,
UART, USB, and other interfaces
All GPIOs configurable as open drain high/low, pull up/down,
High-Z, or strong output
Precision, programmable clocking
25 mA sink on SIO
3 to 24 MHz internal oscillator over full temperature and
voltage range
Digital peripherals
4 to 25 MHz crystal oscillator for crystal PPM accuracy
20 to 24 programmable
logic device (PLD)
based universal
Internal PLL clock generation up to 40 MHz
digital blocks (UDBs)
32.768 kHz watch crystal oscillator
Full-Speed (FS) USB 2.0 12 Mbps using a 24 MHz external
Low power internal oscillator at 1, 33, and 100 kHz
oscillator
Four 16-bit configurable timer, counter, and PWM blocks
Temperature and packaging
–40 °C to +85 °C degrees industrial temperature
68-pin QFN and 100-pin TQFP package options
Cypress Semiconductor Corporation
Document Number: 001-66236 Rev. *D
198 Champion Court
San Jose, CA 95134-1709
408-943-2600
Revised February 15, 2012

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1443  661  2172  15  1841  30  29  58  4  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved