电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1565KV18-500BZI

产品描述72-Mbit QDR II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
文件大小580KB,共29页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1565KV18-500BZI在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1565KV18-500BZI - - 点击查看 点击购买

CY7C1565KV18-500BZI概述

72-Mbit QDR II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)

文档预览

下载PDF文档
CY7C1561KV18
CY7C1576KV18
CY7C1565KV18
72-Mbit QDR
®
II+ SRAM 4-Word Burst
Architecture (2.5 Cycle Read Latency)
72-Mbit QDR® II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
Features
Configurations
With Read Cycle Latency of 2.5 cycles
CY7C1561KV18: 8M ×8
CY7C1576KV18: 8M × 9
CY7C1565KV18: 2M × 36
Separate independent read and write data ports
Supports concurrent transactions
550-MHz clock for high bandwidth
Four-word burst for reducing address bus frequency
Double data rate (DDR) Interfaces on both read and write ports
(data transferred at 1100 MHz) at 550 MHz
Available in 2.5-clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
Quad data rate (QDR
®
) II+ operates with 2.5-cycle read latency
when DOFF is asserted HIGH
Operates similar to QDR I device with one cycle read latency
when DOFF is asserted LOW
Available in ×8, ×9, and ×36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 V± 0.1 V; I/O V
DDQ
= 1.4 V to V
DD [1]
Supports both 1.5 V and 1.8 V I/O supply
High-speed transceiver logic (HSTL) inputs and variable drive
HSTL output buffers
Available in 165-ball fine pitch ball grid array (FBGA) package
(13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Phase-locked loop (PLL) for accurate data placement
Functional Description
The CY7C1561KV18, CY7C1576KV18, and CY7C1565KV18
are 1.8-V synchronous pipelined SRAMs, equipped with QDR II+
architecture. Similar to QDR II architecture, QDR II+ architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR II+ archi-
tecture has separate data inputs and data outputs to completely
eliminate the need to “turnaround” the data bus that exists with
common I/O devices. Each port is accessed through a common
address bus. Addresses for read and write addresses are
latched on alternate rising edges of the input (K) clock. Accesses
to the QDR II+ read and write ports are completely independent
of one another. To maximize data throughput, both read and write
ports are equipped with DDR interfaces. Each address location
is associated with four 8-bit words (CY7C1561KV18), 9-bit
words (CY7C1576KV18), or 36-bit words (CY7C1565KV18) that
burst sequentially into or out of the device. Because data is trans-
ferred into and out of the device on every rising edge of both input
clocks (K and K), memory bandwidth is maximized while simpli-
fying system design by eliminating bus “turnarounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Selection Guide
Description
Maximum operating frequency
Maximum operating current
×8
×9
×36
550 MHz
550
900
900
1310
500 MHz
500
830
830
1210
450 MHz
450
760
760
1100
400 MHz
400
690
690
1000
Unit
MHz
mA
Note
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V
DDQ
= 1.4 V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-15878 Rev. *L
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 10, 2011
[+] Feedback
fpga入门
想学习fpga该从哪方面入手,起初可看那些书籍?...
修行天路 FPGA/CPLD
在arm汇编的时候为什么没有返回
我在调试arm的休眠的时候用了点灯的方法,调用子程序 下面是子程序 ALIGN GREEN bl GON bl DELAY bl GOFF bl DELAY bl GON bl DELAY bl GOFF ......
wangdian2009 ARM技术
【DIY风扇】开箱啦
DIY 可充电三档小风扇 - 电源技术 - 电子工程世界-论坛 (eeworld.com.cn) 首先感谢EEWORLD论坛,把这次DIY风扇的机会给我。 昨天物资料已经收到,来一张配件全家福吧: 632098 6 ......
lugl4313820 电源技术
低电压高分辨率SIGMA-DELTA调制器的设计
经典的...
linda_xia 模拟电子
怎么知道AD转换结果?
高手们,怎么能知道PIC单片机的输入模拟量,对应的输出结果? 比如供电电压为5V,参考电压是单片机自己内部电压(5V),10位AD,输入模拟量1V对应多少?1.5V对应多少?2V对应多少?...
yealien 单片机
想搞嵌入式开发,请大家指点下呗,谢谢了
我是通信工程专业的学生,我有数电,模电等电路基础,有基本C/C++基础,懂点单片机。我打算考研,发现报考的学校(现在定在北航)许多老师,都搞嵌入方向,我也想想学习下,为考研增加筹码。也 ......
yjx7971 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1813  2752  2870  109  2180  15  54  27  12  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved