电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1527KV18

产品描述72-Mbit DDR II SRAM 2-Word Burst Architecture
文件大小968KB,共33页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1527KV18概述

72-Mbit DDR II SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
CY7C1516KV18, CY7C1527KV18
CY7C1518KV18, CY7C1520KV18
72-Mbit DDR II SRAM 2-Word
Burst Architecture
Features
Functional Description
The CY7C1516KV18, CY7C1527KV18, CY7C1518KV18, and
CY7C1520KV18 are 1.8 V synchronous pipelined SRAM
equipped with DDR II architecture. The DDR II consists of an
SRAM core with advanced synchronous peripheral circuitry and
a 1-bit burst counter. Addresses for read and write are latched
on alternate rising edges of the input (K) clock. Write data is
registered on the rising edges of both K and K. Read data is
driven on the rising edges of C and C if provided, or on the rising
edge of K and K if C/C are not provided. Each address location
is associated with two 8-bit words in the case of CY7C1516KV18
and two 9-bit words in the case of CY7C1527KV18 that burst
sequentially into or out of the device. The burst counter always
starts with a “0” internally in the case of CY7C1516KV18 and
CY7C1527KV18. On CY7C1518KV18 and CY7C1520KV18, the
burst counter takes in the least significant bit of the external
address and bursts two 18-bit words in the case of
CY7C1518KV18 and two 36-bit words in the case of
CY7C1520KV18 sequentially into or out of the device.
Asynchronous inputs include an output impedance matching
input (ZQ). Synchronous data outputs (Q, sharing the same
physical pins as the data inputs D) are tightly matched to the two
output echo clocks CQ/CQ, eliminating the need for separately
capturing data from each individual DDR SRAM in the system
design. Output data clocks (C/C) enable maximum system
clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36)
333 MHz clock for high bandwidth
Two-word burst for reducing address bus frequency
Double data rate (DDR) interfaces
(data transferred at 666 MHz) at 333 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Synchronous internally self-timed writes
DDR II operates with 1.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to DDR I device with 1 cycle read latency when
DOFF is asserted LOW
1.8 V core power supply with HSTL inputs and outputs
Variable drive HSTL output buffers
Expanded HSTL output voltage (1.4 V–V
DD
)
Supports both 1.5 V and 1.8 V IO supply
Available in 165-ball fine pitch ball grid array (FBGA) package
(13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible Test Access Port
Phase-locked loop (PLL) for accurate data placement
Configurations
CY7C1516KV18 – 8M x 8
CY7C1527KV18 – 8M x 9
CY7C1518KV18 – 4M x 18
CY7C1520KV18 – 2M x 36
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
333 MHz
333
510
510
520
640
300 MHz
300
480
480
490
600
250 MHz
250
420
420
430
530
200 MHz
200
370
370
380
450
167 MHz
167
340
340
340
400
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-00437 Rev. *J
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 10, 2011
[+] Feedback
【雅特力AT32WB415系列蓝牙BLE 5.0 MCU】PWM 呼吸灯
【雅特力AT32WB415系列蓝牙BLE 5.0 MCU】PWM 呼吸灯 很荣幸能获得雅特力AT32WB415系列蓝牙BLE 5.0 MCU的评测机会,为此按照我以前的评测的习惯,附上我的Github:,所有评测代码均开源分享。 ......
KING_阿飞 无线连接
Altera 串行fir内核调用问题
小弟最近在玩altera 的fpga fir。发现仿真同样的电路,用并行能出来结果,用串行就一点数据都不出。如果仅仅是时钟的问题,没道理不吐出任何数据啊?204719 ...
表妹酱 FPGA/CPLD
比赛时PCB板可以找工厂打样吗
:time:...
tongjie 电子竞赛
30V8A步进电机驱动,步进角度1.8度,要求精度0.1度,是选择芯片还是H桥
看了一些驱动芯片,最大电流也就3A左右,不满足总电流最大8A,有没有大一些的步进电机驱动器?最好是驱动芯片+外置MOS的。如果用STM32的话,最多可以实现多少细分?能否实现精度小于0.1度?感谢 ......
看好自己621 stm32/stm8
UC3843外围元件参数怎样计算
我想问一下,有谁知道UC3843的所有引脚连接的外围元器件的值是怎样算的,我在网上找了半天也没有找全,请高手帮忙?...
sunboy25 电源技术
stm32F7英雄联盟大赛】多功能测试仪器-------手把手教你移植EMWIN+FreeRTOS(二)
本帖最后由 ihalin 于 2015-10-23 20:42 编辑 【stm32F7英雄联盟大赛】多功能测试仪器-------手把手教你移植EMWIN+FreeRTOS(二)(学校开运动会终于有一整块时间了所以来更新stm32F7 emwin+f ......
ihalin stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 728  1549  1619  1031  2140  9  31  29  48  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved