电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1525KV18-333BZI

产品描述72-Mbit QDR-II SRAM 2-Word Burst Architecture
文件大小550KB,共30页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1525KV18-333BZI概述

72-Mbit QDR-II SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
CY7C1510KV18, CY7C1525KV18
CY7C1512KV18, CY7C1514KV18
72-Mbit QDR™-II SRAM 2-Word
Burst Architecture
Features
Configurations
CY7C1510KV18 – 8M x 8
CY7C1525KV18 – 8M x 9
CY7C1512KV18 – 4M x 18
CY7C1514KV18 – 2M x 36
Separate Independent Read and Write Data Ports
Supports concurrent transactions
333 MHz Clock for High Bandwidth
2-word Burst on all Accesses
Double Data Rate (DDR) Interfaces on both Read and Write
Ports (data transferred at 666 MHz) at 333 MHz
Two Input Clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two Input Clocks for Output Data (C and C) to minimize Clock
Skew and Flight Time mismatches
Echo Clocks (CQ and CQ) simplify Data Capture in High Speed
Systems
Single Multiplexed Address Input bus latches Address Inputs
for both Read and Write Ports
Separate Port Selects for Depth Expansion
Synchronous internally Self-timed Writes
QDR™-II operates with 1.5 Cycle Read Latency when DOFF
is asserted HIGH
Operates similar to QDR-I Device with 1 Cycle Read Latency
when DOFF is asserted LOW
Available in x8, x9, x18, and x36 Configurations
Full Data Coherency, providing Most Current Data
Core V
DD
= 1.8V (±0.1V); IO V
DDQ
= 1.4V to V
DD
Supports both 1.5V and 1.8V IO supply
Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free Packages
Variable Drive HSTL Output Buffers
JTAG 1149.1 Compatible Test Access Port
Phase Locked Loop (PLL) for Accurate Data Placement
Functional Description
The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and
CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR-II architecture. QDR-II architecture consists
of two separate ports: the read port and the write port to access
the memory array. The read port has dedicated data outputs to
support read operations and the write port has dedicated data
inputs to support write operations. QDR-II architecture has
separate data inputs and data outputs to completely eliminate
the need to “turnaround” the data bus that exists with common
I/O devices. Access to each port is through a common address
bus. Addresses for read and write addresses are latched on
alternate rising edges of the input (K) clock. Accesses to the
QDR-II read and write ports are completely independent of one
another. To maximize data throughput, both read and write ports
are equipped with DDR interfaces. Each address location is
associated with two 8-bit words (CY7C1510KV18), 9-bit words
(CY7C1525KV18), 18-bit words (CY7C1512KV18), or 36-bit
words (CY7C1514KV18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K and C
and C), memory bandwidth is maximized while simplifying
system design by eliminating bus turnarounds.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Table 1. Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
333 MHz
333
790
790
810
990
300 MHz
300
730
730
750
910
250 MHz
250
640
640
650
790
200 MHz
200
540
540
550
660
167 MHz
167
480
480
490
580
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-00436 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 30, 2009
[+] Feedback
用单片机开发板编出简易计算机
用单片机开发板上的矩阵键盘和数码管编出简易的计算器 ...
clh2738320076 单片机
STM32的I/O逻辑电平和其他IC的逻辑电平连接问题?
由于一般,主控IC的电平逻辑是3。3V和0V,那么如果外围IC要被控制,有些需要采用低功耗的也就是3。3V供电的器件,但是由于有些器件5V的已经在其他产品上用了, 那么就不可能再专门选同类 ......
heater stm32/stm8
6lowpan无线网络平台相关调研
一直想玩玩 ieee-802.15.4的芯片,zigbee很多年前倒是玩过,基本上也就是改改官方的代码,能做个mesh网络,对802.15.4相关的东西没有继续学习,IEEE官方或者其他的芯片厂商都会有关于802.15.4的 ......
lyzhangxiang 无线连接
invalid data received
使用signaltap 时出现invalid data received,这是什么原因啊?谁能解释一下?该怎么解决呢?...
白丁 FPGA/CPLD
请问什么地方有嵌入式LINUX的介绍?(音频或视频)
请问什么地方有嵌入式LINUX的介绍?(音频或视频)...
XATYS Linux开发
请问哪位有《运算放大器应用技术手册》
这本书太贵了 没米买 只能问各位大哥上传个PDF看看 谢谢...
qrhrrong 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2632  2530  1745  2318  2650  48  40  26  12  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved