电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1510KV18

产品描述72-Mbit QDR II SRAM 2-Word Burst Architecture Two-word burst on all accesses
文件大小598KB,共33页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1510KV18概述

72-Mbit QDR II SRAM 2-Word Burst Architecture Two-word burst on all accesses

文档预览

下载PDF文档
72-Mbit QDR II SRAM 2-Word
Burst Architecture
Features
CY7C1510KV18, CY7C1525KV18
CY7C1512KV18, CY7C1514KV18
®
Configurations
CY7C1510KV18 – 8M x 8
CY7C1525KV18 – 8M x 9
CY7C1512KV18 – 4M x 18
CY7C1514KV18 – 2M x 36
Separate independent read and write data ports
Supports concurrent transactions
350 MHz clock for high bandwidth
Two-word burst on all accesses
Double data rate (DDR) interfaces on both read and write ports
(data transferred at 700 MHz) at 350 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR
®
II operates with 1.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to QDR I device with 1 cycle read latency when
DOFF is asserted LOW
Available in x8, x9, x18, and x36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 V (±0.1 V); I/O V
DDQ
= 1.4V to V
DD
Supports both 1.5 V and 1.8 V I/O supply
Available in 165-ball fine pitch ball grid array (FBGA) package
(13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Phase Locked Loop (PLL) for Accurate Data Placement
Functional Description
The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and
CY7C1514KV18 are 1.8 V synchronous pipelined SRAMs,
equipped with QDR II architecture. QDR II architecture consists
of two separate ports: the read port and the write port to access
the memory array. The read port has dedicated data outputs to
support read operations and the write port has dedicated data
inputs to support write operations. QDR II architecture has
separate data inputs and data outputs to completely eliminate
the need to “turnaround” the data bus that exists with common
I/O devices. Access to each port is through a common address
bus. Addresses for read and write addresses are latched on
alternate rising edges of the input (K) clock. Accesses to the
QDR II read and write ports are completely independent of one
another. To maximize data throughput, both read and write ports
are equipped with DDR interfaces. Each address location is
associated with two 8-bit words (CY7C1510KV18), 9-bit words
(CY7C1525KV18), 18-bit words (CY7C1512KV18), or 36-bit
words (CY7C1514KV18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K and C
and C), memory bandwidth is maximized while simplifying
system design by eliminating bus turnarounds.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Table 1. Selection Guide
Description
Maximum operating frequency
Maximum operating current
x8
x9
x18
x36
350 MHz
350
825
825
840
1030
333 MHz
333
790
790
810
990
300 MHz
300
730
730
750
910
250 MHz
250
640
640
650
790
200 MHz
200
540
540
550
660
167 MHz
167
480
480
490
580
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-00436 Rev. *M
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 10, 2011
[+] Feedback

CY7C1510KV18相似产品对比

描述
想给板子移植个界面,类似手机界面,用什么GUI?
想让板子起来后,LCD显示类似PDA界面的画面,通过按键可以选择,怎么做呢?uC/Gui可以吗?...
flyingaway stm32/stm8
哪位老大用过周立功的 easyarm2104?
为什么的我用ISP烧的程序没法运行啊。。。 入口点地址。RO、RW 都改了, 也能传到板子上, 可就是没反映啊 谢谢...
xunmengtaxiang ARM技术
晒奖品咯
最近出了12.5天的公差,回来时看到了EEWORLD来的礼品。十分高兴,因为我出差很急丢东少西,没有带这类东东,使我在车上很少听歌,下车就急着找宾馆充电。 京东的包装: 196074 精 ......
ddllxxrr 聊聊、笑笑、闹闹
什么是“流氓软件”?
什么是“流氓软件”? 从技术上讲,恶意广告软件、间谍软件、恶意共享软件等都处在合法商业软件和电脑病毒之间的灰色地带。他们都可以被定义为“流氓软件”。 它们既不属于正规商业软件,也不属 ......
feifei 聊聊、笑笑、闹闹
OPen 1081 wifi 历程中 udp 和 wps easylink 有问题
程序下载进去完全没反应...
wangluwuhan 无线连接
为什么有些人不懂LINUX操作系统,也在搞嵌入式开发
我听同学说他们公司搞嵌入式的那些人好多都不熟悉linux. 那为什么很多人都说学嵌入式要学linux? 是不是搞嵌入式应用软件开发的跟一般运行于PC机上的软件开发实质上没什么区别? 而搞嵌入式系 ......
山之鹰 Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2592  908  1011  1897  2319  32  28  48  6  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved